Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    V962PBC Search Results

    SF Impression Pixel

    V962PBC Price and Stock

    Rochester Electronics LLC V962PBC-40LP

    PCI BUS CONTROLLER, MOS, PQFP160
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey V962PBC-40LP Bulk 6
    • 1 -
    • 10 $55.61
    • 100 $55.61
    • 1000 $55.61
    • 10000 $55.61
    Buy Now

    V3 CORPORATION V962PBC-33LP

    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Bristol Electronics V962PBC-33LP 86
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    QuickLogic Corporation V962PBC-40LP

    PCI Bus Controller, MOS, PQFP160
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Rochester Electronics V962PBC-40LP 2,348 1
    • 1 $53.47
    • 10 $53.47
    • 100 $50.26
    • 1000 $45.45
    • 10000 $45.45
    Buy Now

    V962PBC Datasheets (15)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    V962PBC QuickLogic Interface: Local Bus to PCI Bridge Original PDF
    V962PBC-33 QuickLogic LOCAL BUS TO PCI BRIDGE CONTROLLERS Original PDF
    V962PBC-33LP QuickLogic Local Bus To Pci Bridge Original PDF
    V962PBC-33LPN QuickLogic Local Bus To Pci Bridge Original PDF
    V962PBC-33 REV B2 QuickLogic LOCAL BUS TO PCI BRIDGE CONTROLLERS Original PDF
    V962PBC-33REVB2 QuickLogic LOCAL BUS TO PCI BRIDGE CONTROLLER Original PDF
    V962PBC-33REVB2 QuickLogic Local bus to PCI bridge for de-multiplexed A/D processors. Frequency 33 MHz. Original PDF
    V962PBC-40 QuickLogic LOCAL BUS TO PCI BRIDGE CONTROLLERS Original PDF
    V962PBC-40LP QuickLogic Local Bus To Pci Bridge Original PDF
    V962PBC-40LPN QuickLogic Local Bus To Pci Bridge Original PDF
    V962PBC-40LPN REV B2 QuickLogic Bridge Rectifier: LOCAL BUS TO PCI BRIDGE For DE-MULTIPLEXED A/D PROCESSORS Original PDF
    V962PBC-40LP REV B2 QuickLogic Bridge Rectifier: LOCAL BUS TO PCI BRIDGE For DE-MULTIPLEXED A/D PROCESSORS Original PDF
    V962PBC-40 REV B2 QuickLogic LOCAL BUS TO PCI BRIDGE CONTROLLERS Original PDF
    V962PBC-40REVB2 QuickLogic Local bus to PCI bridge for de-multiplexed A/D processors. Frequency 40 MHz. Original PDF
    V962PBC-40REVB2 QuickLogic LOCAL BUS TO PCI BRIDGE CONTROLLER Original PDF

    V962PBC Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    AD12

    Abstract: AD14 AD30 V292PBC V962PBC V962PBC-33 V962PBC-40 V96BMC
    Text: V962PBC Rev. B2 LOCAL BUS TO PCI BRIDGE FOR DE-MULTIPLEXED A/D PROCESSORS • Dual bi-directional address space remapping • Glueless interface between Intel i960 Cx/Hx processors and PCI bus • On-the-fly byte order endian conversion • Fully compliant with PCI 2.1 specification


    Original
    V962PBC 16MHz 40MHz V962PBC AD12 AD14 AD30 V292PBC V962PBC-33 V962PBC-40 V96BMC PDF

    V292PBC

    Abstract: V960PBC V961PBC V962PBC
    Text: V3 Technical Note July 10, 1998 Stepping Change Notification: PBC ‘B2’ Step to EPC ‘A0’ Step Rev 1.30 Includes the V292PBC, V960PBC, V961PBC, and V962PBC EPC ‘A0’ was previously referred to as stepping PBC ‘C0’ The PBC is currently shipping at stepping level ‘B2’. In Q2 1997 V3 Semiconductor


    Original
    V292PBC, V960PBC, V961PBC, V962PBC V961PBC V962PBC V292PBC V960PBC PDF

    i486

    Abstract: intel i486 i486 bus interface V3 Semiconductor V962PBC V96BMC i486 intel
    Text: Application Note: Introduction to interfacing the Intel i486 Processor to the PCI Bus 1. Objective This application note describes how to interface the ubiquitous Intel i486 microprocessor with the V3 Semiconductor’s V962PBC PBC PCI bridge and V96BMC (BMC) DRAM


    Original
    i486TM V962PBC V96BMC V962PBC V96BMC V96BMC. i486 intel i486 i486 bus interface V3 Semiconductor i486 intel PDF

    HD64572

    Abstract: V962PBC i960-Cx Hitachi DSA0013
    Text: Application Note: Introduction to interfacing the Hitachi SCA-II to the PCI Bus Objective This application note describes how to interface 32-bit Hitachi HD64572 Advanced Serial Communications Adapter SCA-II with the V962PBC (PBC) PCI bridge . Target applications include PCI based adapter


    Original
    32-bit HD64572 V962PBC V962PBC. V962PBC i960-Cx Hitachi DSA0013 PDF

    PPC401GF

    Abstract: V292PBC V960PBC V960PBC-33 V961PBC V961PBC-33 V961PBC-40 V962PBC V962PBC-33 V962PBC-40
    Text: VxxxPBC Rev. B2 LOCAL BUS TO PCI BRIDGE CONTROLLERS Data Sheet Addendum • I2OTM ready hardware messaging unit • Large, 576-byte FIFOs using V3’s unique DYNAMIC BANDWIDTH ALLOCATION architecture • 2 channel DMA controller • 33MHz and 40MHz local bus versions available


    Original
    576-byte 33MHz 40MHz 33MHz V960PBC V961PBC 2348G PPC401GF V292PBC V960PBC-33 V961PBC-33 V961PBC-40 V962PBC V962PBC-33 V962PBC-40 PDF

    Untitled

    Abstract: No abstract text available
    Text: V360EPC Rev. A0 LOCAL BUS TO PCI BRIDGE FOR DE-MULTIPLEXED A/D PROCESSORS • Glueless interface to i960Cx/Hx and AMD29030/40 processors • On-the-fly byte order endian conversion • I2O ATU and messaging unit including hardware controlled circular queues


    Original
    V360EPC i960Cx/Hx AMD29030/40 640-byte 64-byte 8/16-bit AMD2930/40 PDF

    Signal Path Designer

    Abstract: No abstract text available
    Text: V96BMC Rev D HIGH PERFORMANCE BURST DRAM CONTROLLER FOR i960 Cx/Hx/Jx and PowerPC 401Gx PROCESSORS BLOCK DIAGRAM • Direct interface to i960Cx/Hx/Jx processors • 2Kbyte burst transaction support • SRAM performance achieved with DRAM • Designed to work with V961PBC and


    Original
    V96BMC PowerPCTM401Gx i960Cx/Hx/Jx 512Mbytes V961PBC V962PBC 24-bit 40MHz 132-pin V96BMC, Signal Path Designer PDF

    i960Cx

    Abstract: V360EPC AD30 V292PBC V360EPC-33 V360EPC-50 V962PBC V96BMC
    Text: V360EPC Rev. A0 LOCAL BUS TO PCI BRIDGE FOR DE-MULTIPLEXED A/D PROCESSORS • Glueless interface to i960Cx/Hx and AMD29030/40 processors • On-the-fly byte order endian conversion • I2O ATU and messaging unit including hardware controlled circular queues


    Original
    V360EPC i960Cx/Hx AMD29030/40 640-byte 64-byte V360EPC 2348G i960Cx AD30 V292PBC V360EPC-33 V360EPC-50 V962PBC V96BMC PDF

    AD30

    Abstract: V292PBC V360EPC V360EPC-33 V360EPC-50 V962PBC V96BMC V360EPC-33LP REV A1
    Text: V360EPC Rev. A0 / A1 LOCAL BUS TO PCI BRIDGE FOR DE-MULTIPLEXED A/D PROCESSORS • Glueless interface to i960Cx/Hx and AMD29030/40 processors • On-the-fly byte order endian conversion • I2O ATU and messaging unit including hardware controlled circular queues


    Original
    V360EPC i960Cx/Hx AMD29030/40 640-byte 64-byte V360EPC 2348G AD30 V292PBC V360EPC-33 V360EPC-50 V962PBC V96BMC V360EPC-33LP REV A1 PDF

    Untitled

    Abstract: No abstract text available
    Text: • V yf V962PBC f ^ « K O • Rev. B1 LOCAL BUS TO PCI BRIDGE FOR i960 Cx/Hx PROCESSORS / * 5 • Glueless interface between ¡960Cx/Hx processors and the PCI bus • 2 channel DMA controller • Bi-directional mailboxes w/doorbell interrupts • Large, 576-byte FIFOs using V 3 ’s unique


    OCR Scan
    V962PBC 960Cx/Hx 576-byte 33MHz 16MHz 40MHz PDF

    Untitled

    Abstract: No abstract text available
    Text: V962PBC S LOCAL BUS TO PCI BRIDGE FOR DE-MULTIPLEXED A/D PROCESSORS • Glueless interface between Intel ¡960 Cx/Hx processors and PCI bus • Fully compliant with PCI 2.1 specification • Configurable for primary master, bus master, or target operation


    OCR Scan
    V962PBC 234SG PDF

    V96SSC25LP

    Abstract: No abstract text available
    Text: ‘ÌOOMEOO 0 0 0 0 3 0 3 ISA V96SSC • * * ▼ / Rev. BO HIGH-INTEGRATION SYSTEM CONTROLLER FOR ¡960 Sx/Jx AND PowerPC 401 Gx PROCESSORS • Direct interface to ¡960Sx/Jx and PPC401Gx processors • High-performance burst DRAM controller • Two-channel fly-by DMA controller


    OCR Scan
    V96SSC 25MHz 100-pin i960Sx i960Jx i960Sx/Jx PPC401Gx 8/16-bit 32-bit V96SSC V96SSC25LP PDF

    Untitled

    Abstract: No abstract text available
    Text: ^004200 □□□□102 MST • V961PBC •" V Rev. B1 LOCAL BUS TO PCI BRIDGE FOR i960 Jx AND PowerPC 401 Gx PROCESSORS " • Glueless interface between ¡960Jx, PPC401 Gx processors and the PCI bus • Large, 576-byte FIFOs using V3's unique D y n a m ic B a n d w id t h A l l o c a t i o n ™ architecture


    OCR Scan
    V961PBC 960Jx, PPC401 576-byte 33MHz 160-pin V960PBC, V961PBC, V962PBC, V292PBC PDF

    Untitled

    Abstract: No abstract text available
    Text: T 0 Q 4 E D 0 D D D O H b b 212 V292BMC Rev. D HIGH PERFORMANCE BURST DRAM CONTROLLER :.V “ FOR Am29030/40 PROCESSORS • Pin/Software compatible with earlier V292BMC. • Integrated Page Cache Management. • Direct interfaces to Am29030/40 processors.


    OCR Scan
    V292BMC Am29030/40 V292BMC. 512Mb 24-bit 40MHz 132-pin 160-pin V960PBC, PDF

    V360EPC

    Abstract: 1gg7 Extended Sector Remapper V3 Semiconductor V350EPC design of dma controller using vhdl eeprom programmer schematic 24c02 V292PBC V960PBC V961PBC
    Text: Chapter 1 Introduction In a very short period of tim e the PCI bus standard has moved beyond the PC to become the most w idely accepted high-performance bus standard for embedded applications. As a leader in providing chipset solutions for high-end embedded applications, V3 Sem iconductor


    OCR Scan
    Am29Kâ 960/Am29K V350EPC V96SSC V360EPC 1gg7 Extended Sector Remapper V3 Semiconductor design of dma controller using vhdl eeprom programmer schematic 24c02 V292PBC V960PBC V961PBC PDF

    Untitled

    Abstract: No abstract text available
    Text: • TD042DD 0000132 V292PBC 117 Rev. B1 LOCAL BUS TO PCI BRIDGE FOR Am29K PROCESSORS '« IC O * ” ’ • Glueless interface between Am29030/40 processors and the PCI bus • Large, 576-byte FIFOs using V3’s unique D y n a m ic B a n d w id t h A l l o c a t i o n ™ architecture


    OCR Scan
    TD042DD V292PBC Am29Kâ Am29030/40 576-byte 33MHz i00420D 160-pin V960PBC, V961PBC, PDF

    PJ3N

    Abstract: No abstract text available
    Text: . . y lf • * ▼ • =1004200 0 0 0 0 0 2 1 V96DPC f « 450 ■ Rev. B1 LOCAL BUS TO PCI BRIDGE FOR i960 Cx/Hx/Jx/Sx AND PowerPC 40lGx PROCESSORS • Glueless interface between i960Sx/Jx/Cx/Hx, PPC401 Gx processors and two PCI buses • On-the-fly byte order endian conversion


    OCR Scan
    V96DPC 40lGx i960Sx/Jx/Cx/Hx, PPC401 160-pin VU1150A V960PBC, V961PBC, V962PBC, V292PBC PJ3N PDF

    Untitled

    Abstract: No abstract text available
    Text: V360EPC v -mam* * # if T Rev. AO LOCAL BUS TO PCI BRIDGE FOR DE-MULTIPLEXED A/D PROCESSORS A „v * ' « I C O * 1Glueless ¡960Cx/Hx and AMD29030/40 processors interface 1120 ready hardware messaging unit 12 channel DMA controller plus Multiprocessor DMA chaining and demand mode DMA


    OCR Scan
    V360EPC 960Cx/Hx AMD29030/40 640-byte 64-byte 2348G PDF

    Untitled

    Abstract: No abstract text available
    Text: Chapter 1 Introduction In a very short period of tim e the PCI bus standard has moved beyond the PC to become the most w idely accepted high-perform ance bus standard for embedded applications. As a leader in providing chipset solutions for high-end embedded applications, V3 Sem iconductor


    OCR Scan
    Am29Kâ 960/Am29K V350EPC pin91 V96SSC PDF

    Untitled

    Abstract: No abstract text available
    Text: •iOONSna 0 0 0 0 0 4 7 V960PBC V 313 Rev. B1 LOCAL BUS TO PCI BRIDGE FOR i960 Sx PROCESSORS “ • Glueless interface between ¡960Sx processors and the PCI bus • Large, 576-byte FIFOs using V3’s unique D y n a m ic B a n d w id t h A l l o c a t i o n architecture


    OCR Scan
    V960PBC 960Sx 576-byte 33MHz 160-pin V960PBC, V961PBC, V962PBC, V292PBC PDF

    AMD2930

    Abstract: LDO, ld12
    Text: V360EPC Rev. AO LOCAL BUS TO PCI BRIDGE FOR DE-MULTIPLEXED A/D PROCESSORS Glueless interface to ¡960Cx/Hx and AMD29030/40 processors Configurable for primary master, bus master or target operation. On-the-fly byte order endian conversion l20 ATU and messaging unit including


    OCR Scan
    V360EPC 960Cx/Hx AMD29030/40 640-byte 64-byte 8/16-bit 234SG AMD2930 LDO, ld12 PDF

    Untitled

    Abstract: No abstract text available
    Text: • S00M200 V96BMC jj ; v D000M54 STO Rev. D HIGH PERFORMANCE BURST DRAM CONTROLLER - FOR i960Cx/Hx/Jx PROCESSORS • Pin/Software compatible with earlier V96BMC. • Integrated Page Cache Management. • Direct interfaces to i960Cx/Hx/Jx processors. • 2Kbyte burst transaction support.


    OCR Scan
    S00M200 V96BMC D000M54 i960Cx/Hx/Jx V96BMC. i960Cx/Hx/Jx 512Mb 24-bit 40MHz 132-pin PDF

    Untitled

    Abstract: No abstract text available
    Text: TG04200 if QQQD117 V 9 6 2 P B C SÔQ Rev. B1 LOCAL BUS TO PCI BRIDGE FOR i960 Cx/Hx PROCESSORS » Ic0* v • Glueless interface between i960Cx/Hx processors and the PCI bus • 2 channel DMA controller • Bi-directional mailboxes w/doorbell interrupts • Large, 576-byte FIFOs using V3’s unique


    OCR Scan
    TG04200 QQQD117 i960Cx/Hx 576-byte 33MHz 160-pin V960PBC, V961PBC, V962PBC, V292PBC PDF