Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
000-V
A114-A)
A115-A)
SN54LV08A
SN74LV08A
|
A115-A
Abstract: C101 LV08A SN54LV08A SN74LV08A
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
SN54LV08A
SN74LAmplifiers
A115-A
C101
LV08A
SN54LV08A
SN74LV08A
|
LV08A
Abstract: 74LV08A A115-A C101 SN54LV08A SN74LV08A
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
SN54LV08A
SN74L
LV08A
74LV08A
A115-A
C101
SN54LV08A
SN74LV08A
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce D Ioff Supports Partial-Power-Down Mode D D <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
|
LV08A
Abstract: A115-A C101 SN54LV08A SN74LV08A SN74LV08ARGYR 74LV08a
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce D Ioff Supports Partial-Power-Down Mode D D <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
LV08A
A115-A
C101
SN54LV08A
SN74LV08A
SN74LV08ARGYR
74LV08a
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce D Ioff Supports Partial-Power-Down Mode D D <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
000-V
A114-A)
A115-A)
|
A115-A
Abstract: C101 LV08A SN54LV08A SN74LV08A
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
SN54LV08A
SN74Ltrollers
A115-A
C101
LV08A
SN54LV08A
SN74LV08A
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce D Ioff Supports Partial-Power-Down Mode D D <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
000-V
A114-A)
A115-A)
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
000-V
A114-A)
A115-A)
SN54LV08A
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
000-V
A114-A)
A115-A)
SN54LV08A
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce D Ioff Supports Partial-Power-Down Mode D D <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
000-V
A114-A)
A115-A)
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
SN54LV08A
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce D Ioff Supports Partial-Power-Down Mode D D <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
000-V
A114-A)
A115-A)
|
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
000-V
A114-A)
A115-A)
SN54LV08A
|
74ls74apc
Abstract: HD74ls04p 74LVC1G04ady8 semiconductor AZ431BZ-AE1 HCF4060BE HEF4093BP datasheet free download ne5334 hd74hc132p dm74ls47n
Text: Standard Linear and Logic Products Cross-Reference Introduction Notice This Standard Linear and Logic Products CrossReference will assist in finding a device made by Texas Instruments that is a drop-in or similar replacement to many of our competitors’ standard linear and logic products.
|
Original
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
000-V
A114-A)
A115-A)
SN54LV08A
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce SN54LV08A . . . J OR W PACKAGE SN74LV08A . . . D, DB, DGV, NS,
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
000-V
A114-A)
A115-A)
SN54LV08A
|
lv08a
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce D Ioff Supports Partial-Power-Down Mode D D <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
000-V
A114-A)
A115-A)
lv08a
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce D Ioff Supports Partial-Power-Down Mode D D <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
000-V
A114-A)
A115-A)
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
000-V
A114-A)
A115-A)
SN54LV08A
|
Untitled
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce D Ioff Supports Partial-Power-Down Mode D D <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
000-V
A114-A)
A115-A)
|
SN74LV08APWR
Abstract: No abstract text available
Text: SN54LV08A, SN74LV08A QUADRUPLE 2-INPUT POSITIVE-AND GATES SCLS387L − SEPTEMBER 1997 − REVISED OCTOBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce D Ioff Supports Partial-Power-Down Mode D D <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387L
000-V
A114-A)
A115-A)
SN74LV08APWR
|
A115-A
Abstract: C101 LV08A SN54LV08A SN74LV08A
Text: SN54LV08A, SN74LV08A QUADRUPLE 2ĆINPUT POSITIVEĆAND GATES SCLS387K − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 7 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y
|
Original
|
PDF
|
SN54LV08A,
SN74LV08A
SCLS387K
SN54LV08A
SN74Lplifiers
A115-A
C101
LV08A
SN54LV08A
SN74LV08A
|