Untitled
Abstract: No abstract text available
Text: ADVANCE MT48LC2M8S1 2 MEG X 8 SDRAM |V 1ICRD N 3.3 VOLT, PULSED RAS, DUAL BANK, SELF REFRESH FEATURES • Fully synchronous; all signals excluding clock enable registered to positive edge of system clock • Dual 1 Meg x 8s, separate, internal banks controlled by A11
|
OCR Scan
|
PDF
|
MT48LC2M8S1
44-pin
MT48LC2M8S1TG-12
MT48LC2M8S1
|
MT48LC2M8S1
Abstract: No abstract text available
Text: ADVANCE MT48LC2M8S1 S 2 MEG X 8 SDRAM |V |(=R O N SYNCHRONOUS DRAM 2 MEG x 8 SDRAM Pulsed RAS, Dual Bank, BURST Mode, 3.3V, SELF REFRESH • Fully synchronous; all signals (excluding clock enable) registered to positive edge of system clock Meets all JEDEC functional specifications
|
OCR Scan
|
PDF
|
MT48LC2M8S1
MT48LC2M8S1
|
MT48LC2M8S1
Abstract: No abstract text available
Text: MICRON S E M I C O N D U C T O R INC b3E D • b 1 1 3.54T Ü G G 7 7 1 0 217 « M R N ADVANCE M I i m n N sEM icoNoucroti inc. M T4 8 L C 2 M 8 S 1 2 M EG X 8 SD RA M X 8 SDRAM 3.3 VOLT, PULSED RAS, DUAL BANK, SELF REFRESH FEATURES • Fully synchronous; all signals excluding clock enable
|
OCR Scan
|
PDF
|
44-Pin
T48LC2M8S1TG-12
MT48LC2M8S1
DGG7711
MT48LC2M8S1
|
MT48LC2M8S1
Abstract: 1993 synchronous dram jedec A221D 1993 SDRAM
Text: ADVANCE M T48LC2M 8S1 2 MEG X 8 SDRAM p ilC R O N 3.3 VOLT, PULSED RAS, DUAL BANK, SELF REFRESH FEATURES PIN ASSIGNMENT Top View • Fully synchronous; all signals (excluding clock enable) registered to positive edge of system clock • Dual 1 Meg x 8s, separate, internal banks controlled by A ll
|
OCR Scan
|
PDF
|
T48LC2M
096-cycle
MT48LC2M8S1
1993 synchronous dram jedec
A221D
1993 SDRAM
|