HYMP564U64P8-E3
Abstract: HYmp564u64p8
Text: HYMP564U64P8-E3/C4 SERIAL PRESENCE DETECT E3 Function described 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58~61 62 63 Number of SPD Bytes Written during Module Production
|
Original
|
HYMP564U64P8-E3/C4
HYMP564U64P8-E3
HYmp564u64p8
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 64Mx64 / 64Mx72 bits Unbuffered DDR2 SDRAM Pb-FREE DIMM HYMP564U64P8/HYMP564U72P8 Revision History No. 0.1 History Defined Target Spec. Draft Date Remark May. 2004 This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
|
Original
|
64Mx64
64Mx72
HYMP564U64P8/HYMP564U72P8
HYMP564U64
240-pin
|
PDF
|
HYMP564U64BP8-C4
Abstract: HYMP564U64BP8-Y5 HYMP564U64BP8-S6 66 2c HYMP564U64BP8-E3 HYMP564U64BP8-S5 HYMP564U64 1E29
Text: SERIAL PRESENCE DETECT HYMP564U64BP8-E3 Function described HYMP564U64BP8-C4 HYMP564U64BP8-Y5 HYMP564U64BP8-S5 HYMP564U64BP8-S6 Function support HEX Function support HEX Function support HEX Function support HEX Function support HEX Number of SPD Bytes Written during Module Production
|
Original
|
HYMP564U64BP8-E3
HYMP564U64BP8-C4
HYMP564U64BP8-Y5
HYMP564U64BP8-S5
HYMP564U64BP8-S6
HYMP564U64BP8-C4
HYMP564U64BP8-Y5
HYMP564U64BP8-S6
66 2c
HYMP564U64BP8-E3
HYMP564U64BP8-S5
HYMP564U64
1E29
|
PDF
|
DDR2 SSTL class
Abstract: ck2142 HYMP564U64 DM0165
Text: 64Mx64 / 64Mx72 bits Unbuffered DDR2 SDRAM DIMM HYMP564U648/HYMP564U728 DESCRIPTION Preliminary Hynix HYMP564U64 72 8 series is unbuffered 240-pin double data rate 2 Synchronous DRAM Dual In-Line Memory Modules (DIMMs) which are organized as 64Mx64(72) high-speed memory arrays. Hynix HYMP564U64(72)8 series
|
Original
|
64Mx64
64Mx72
HYMP564U648/HYMP564U728
HYMP564U64
240-pin
64Mx8
60-Lead
DDR2 SSTL class
ck2142
DM0165
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 64Mx64 / 64Mx72 bits Unbuffered DDR2 SDRAM DIMM HYMP564U648/HYMP564U728 Revision History No. History Draft Date 0.1 Defined Target Spec. Jan. 2004 0.2 1 Added Pin Capacitance Spec. , 2) Corrected typos of SPD Byte # 22,40,41,63 Apr. 2004 Remark This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
|
Original
|
64Mx64
64Mx72
HYMP564U648/HYMP564U728
HYMP564U64
240-pin
|
PDF
|
dm0165
Abstract: HYMP564U64 DDR2-400 DDR2-533 MO-237 PC2-3200 PC2-4300 DDR2 DIMM 240 pin names
Text: 64Mx64 / 64Mx72 bits Unbuffered DDR2 SDRAM DIMM HYMP564U648/HYMP564U728 Revision History No. 0.1 0.2 History Draft Date Defined Target Spec. Jan. 2004 Added Pin Capacitance Spec. Apr. 2004 Corrected Pin assignment table & SPD. July 2004 Remark This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
|
Original
|
64Mx64
64Mx72
HYMP564U648/HYMP564U728
HYMP564U64
240-pin
dm0165
DDR2-400
DDR2-533
MO-237
PC2-3200
PC2-4300
DDR2 DIMM 240 pin names
|
PDF
|
DDR2-400
Abstract: DDR2-533 MO-237 PC2-3200 PC2-4300 HYmp564u64p8
Text: 64Mx64 / 64Mx72 bits Unbuffered DDR2 SDRAM Pb-FREE DIMM HYMP564U64P8/HYMP564U72P8 Revision History No. 0.1 History Draft Date Defined Target Spec. May. 2004 Corrected Pin assignment table & SPD table. July 2004 This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
|
Original
|
64Mx64
64Mx72
HYMP564U64P8/HYMP564U72P8
HYMP564U64
240-pin
DDR2-400
DDR2-533
MO-237
PC2-3200
PC2-4300
HYmp564u64p8
|
PDF
|
Untitled
Abstract: No abstract text available
Text: HYMP564U648-E3/C4 SERIAL PRESENCE DETECT E3 Function described 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58~61 62 63 Number of SPD Bytes Written during Module Production
|
Original
|
HYMP564U648-E3/C4
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 64Mx64 / 64Mx72 bits Unbuffered DDR2 SDRAM DIMM HYMP564U648/HYMP564U728 DESCRIPTION Preliminary Hynix HYMP564U64 72 8 series is unbuffered 240-pin double data rate 2 Synchronous DRAM Dual In-Line Memory Modules (DIMMs) which are organized as 64Mx64(72) high-speed memory arrays. Hynix HYMP564U64(72)8 series
|
Original
|
64Mx64
64Mx72
HYMP564U648/HYMP564U728
HYMP564U64
240-pin
64Mx8
60-Lead
|
PDF
|
HYMP564U64A
Abstract: 64MBx64 IDD3P
Text: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb A ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb A ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb A ver. based DDR2 Unbuffered
|
Original
|
240pin
512Mb
1240pin
DDR2-800
HYMP564U64A
64MBx64
IDD3P
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb B ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb B ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb B ver. based DDR2 Unbuffered
|
Original
|
240pin
512Mb
1240pin
800Mhz
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb 1st ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb 1st ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb 1st ver. based DDR2 Unbuffered
|
Original
|
240pin
512Mb
128Mx
HYMP512U
1240pin
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb B ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb B ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb B ver. based
|
Original
|
240pin
512Mb
1240pin
128Mx
HYMP512U72BP8
|
PDF
|
HYMP512S64CP8-Y5
Abstract: HYMP564S64CP6-Y5 H5TQ1G63BFR-H9C h5ps2g83afr-s6c H5PS1G63EFR-Y5C H5TQ1G83BFR-H9C HYMP564S64CP6-C4 HY5PS121621Cfp-y5 H5PS1G63EFR-S5C HY5PS12821CFP-Y5
Text: Q3’2009 Databook C omputing Memory DDR3 SDRAM : Component VDD DENSITY ORG. SPEED PART NUMBER PKG. FEATURE AVAIL. 1.5V 1Gb 256Mx4 DDR3 1333 H5TQ1G43AFP-H9C FBGA 78ball 8Bank, 1.5V, CL9,9-9-9 Now H5TQ1G43BFR-H9C FBGA(78ball) 8Bank, 1.5V, CL9,9-9-9 Now H5TQ1G43TFR-H9C
|
Original
|
256Mx4
H5TQ1G43AFP-H9C
78ball)
H5TQ1G43BFR-H9C
H5TQ1G43TFR-H9C
H5TQ1G43AFP-G7C
H5TQ1G43BFR-G7C
HYMP512S64CP8-Y5
HYMP564S64CP6-Y5
H5TQ1G63BFR-H9C
h5ps2g83afr-s6c
H5PS1G63EFR-Y5C
H5TQ1G83BFR-H9C
HYMP564S64CP6-C4
HY5PS121621Cfp-y5
H5PS1G63EFR-S5C
HY5PS12821CFP-Y5
|
PDF
|
|
HYMP532U646-E3
Abstract: HYMP512U648 HYMP532U64P6-E3 HYMP564U64P8 HYMP512U648-E3 hymp512u64
Text: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb 1st ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb 1st ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb 1st ver. based DDR2 Unbuffered
|
Original
|
240pin
512Mb
1240pin
HYMP532U646-E3
HYMP512U648
HYMP532U64P6-E3
HYMP564U64P8
HYMP512U648-E3
hymp512u64
|
PDF
|
HYMP512U64BP8
Abstract: No abstract text available
Text: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb B ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb B ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb B ver. based DDR2 Unbuffered
|
Original
|
240pin
512Mb
1240pin
800Mhz
HYMP512U64BP8
|
PDF
|
hymp512u72cp
Abstract: No abstract text available
Text: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb C ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb C ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb C ver. based
|
Original
|
240pin
512Mb
1240pin
128Mx
HYMP512U72CP8
hymp512u72cp
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb C ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb C ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb C ver. based
|
Original
|
240pin
512Mb
1240pin
128Mx
HYMP512U72CP8
|
PDF
|
hymp512u72cp
Abstract: hymp512u64cp8 HYMP564U64CP8
Text: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb C ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb C ver. DDR2 SDRAMs in Fine Ball Grid Array (FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb C ver. based
|
Original
|
240pin
512Mb
128Mx
HYMP512U72CP8
1240pin
hymp512u72cp
hymp512u64cp8
HYMP564U64CP8
|
PDF
|