Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    EP4SGX530 Search Results

    SF Impression Pixel

    EP4SGX530 Price and Stock

    Intel Corporation EP4SGX530KH40I3

    IC FPGA 744 I/O 1517HBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX530KH40I3 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX530NF45I3

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX530NF45I3 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX530KF43I3

    IC FPGA 880 I/O 1760FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX530KF43I3 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX530KH40C4

    IC FPGA 744 I/O 1517HBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX530KH40C4 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX530KH40C3

    IC FPGA 744 I/O 1517HBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX530KH40C3 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    EP4SGX530 Datasheets (76)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    EP4SGX530HH35C2 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C2ES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C2ES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1152 pin HBGA; 0 to 85°C Original PDF
    EP4SGX530HH35C2N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C2NES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C2NES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1152 pin HBGA; 0 to 85°C Original PDF
    EP4SGX530HH35C3 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C3ES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C3ES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1152 pin HBGA; 0 to 85°C Original PDF
    EP4SGX530HH35C3N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C3NES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C3NES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1152 pin HBGA; 0 to 85°C Original PDF
    EP4SGX530HH35C4 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C4ES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C4ES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1152 pin HBGA; 0 to 85°C Original PDF
    EP4SGX530HH35C4N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C4NES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35C4NES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1152 pin HBGA; 0 to 85°C Original PDF
    EP4SGX530HH35I3 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF
    EP4SGX530HH35I3N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 564 I/O 1152HBGA Original PDF

    EP4SGX530 Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    diode ak38

    Abstract: AJ33 AJ34 AJ35 AJ36 AJ37 AJ38 AJ39 AJ40 AJ41 AJ42 ag33 diode DIODE BA40 AB-39 ag37 AG40 AB30 F1517 FF1760
    Text: Pin Information for the Stratix IV GX EP4SGX530 Device Version 1.4 Bank Number 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1C 1C 1C 1C


    Original
    EP4SGX530 PT-EP4SGX530-1 F1760 x32/x36 F1152 F1517 diode ak38 AJ33 AJ34 AJ35 AJ36 AJ37 AJ38 AJ39 AJ40 AJ41 AJ42 ag33 diode DIODE BA40 AB-39 ag37 AG40 AB30 FF1760 PDF

    EPCS16

    Abstract: epcs128 1064V
    Text: 1. Altera Configuration Devices CF52001-2.4 Introduction During device operation, Altera FPGAs store configuration data in SRAM cells. Because SRAM memory is volatile, the SRAM cells must be loaded with configuration data each time the device powers up. You can configure Stratix® series, Cyclone®


    Original
    CF52001-2 EPC16, 20ction. EPCS16 EPCS64 epcs128 1064V PDF

    PCN1205

    Abstract: EP3C120F780I7N EP4CE30F29I8LN EP4CGX50CF23C8 EP2SGX125GF1508C4 EP3C16F484C8N EP4SGF45I3
    Text: Revision: 1.3.0 PROCESS CHANGE NOTIFICATION P C N1 2 0 5 ADDITIONAL ASSEMBLY SOURCE ASE AND TRANSITION TO CENTER PIN GATE MOLD FOR FBGA PACKAGES Change Description This is an update to PCN1205; please see the revision history table for information specific to this


    Original
    PCN1205; Reco0HF35I4 EP4SGX230HF35I4N EP4SGXHF35I3* EP4SGXKH40I3* EP4SGXKH40I3N* EP4SH40C2N* EP4SGF45I3* EP4SGX290NF45C2 PCN1205 EP3C120F780I7N EP4CE30F29I8LN EP4CGX50CF23C8 EP2SGX125GF1508C4 EP3C16F484C8N EP4SGF45I3 PDF

    crc 16 verilog

    Abstract: EP4SE820 EP4SE230 EP4SE360 EP4SGX180 EP4SGX290 EP4SGX360 EP4SGX70
    Text: 11. SEU Mitigation in Stratix IV Devices SIV51011-3.1 This chapter describes how to use the error detection cyclical redundancy check CRC feature when a Stratix IV device is in user mode and recovers from CRC errors. The purpose of the error detection CRC feature in the Stratix IV device is to


    Original
    SIV51011-3 crc 16 verilog EP4SE820 EP4SE230 EP4SE360 EP4SGX180 EP4SGX290 EP4SGX360 EP4SGX70 PDF

    EP4CE15

    Abstract: EP4CE22 EP2AGX190 interlaken EP4CGX150 EP4CGX30 EP3SE50 EP4CE30 HC210 EP1C12
    Text: Quartus II Software Version 10.0 SP1 Device Support RN-01057 Release Notes This document provides late-breaking information about device support in the 10.0 SP1 version of the Altera Quartus® II software. For information about disk space and system requirements, refer to the readme.txt file in your


    Original
    RN-01057 EP4CE15 EP4CE22 EP2AGX190 interlaken EP4CGX150 EP4CGX30 EP3SE50 EP4CE30 HC210 EP1C12 PDF

    EPC gen2

    Abstract: modelsim 6.3f EPC gen2 encoder 10670745 alt4gxb RD1018 EP4SE530 EP4SGX290 EP4SGX360 EP4SGX70
    Text: Quartus II Software Release Notes November 2008 Quartus II software version 8.1 This document provides late-breaking information about the following areas of this version of the Altera Quartus® II software. For information about memory, disk space, and system requirements, refer to the readme.txt file in your


    Original
    RN-01039-1 EPC gen2 modelsim 6.3f EPC gen2 encoder 10670745 alt4gxb RD1018 EP4SE530 EP4SGX290 EP4SGX360 EP4SGX70 PDF

    EP4SGX70

    Abstract: EP4S100G4 EP4SE230 EP4SGX180 EP4S40G2 EP4SGX360
    Text: 5. Clock Networks and PLLs in Stratix IV Devices SIV51005-3.1 This chapter describes the hierarchical clock networks and phase-locked loops PLLs which have advanced features in Stratix IV devices. It includes details about the ability to reconfigure the PLL counter clock frequency and phase shift in real time,


    Original
    SIV51005-3 EP4SGX70 EP4S100G4 EP4SE230 EP4SGX180 EP4S40G2 EP4SGX360 PDF

    CKE 2009

    Abstract: DDR2 sdram pcb layout guidelines EP4SE360 EP4SGX180 EP4SGX290 EP4SGX360 F572 QDR pcb layout DDR3 pcb layout guide DDR3 sdram pcb layout guidelines
    Text: Section I. Device and Pin Planning 101 Innovation Drive San Jose, CA 95134 www.altera.com EMI_PLAN_PIN-2.0 Document Version: Document Date: 20 July 2010 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    EP4SGX180KF40

    Abstract: f1517 EP4SGX180DF29 EP4SGX290KF40 228K EP4SGX230KF40 EP4SGX360KF40 EP4SGX290FF35 HC4GX25LF1152N EP4SGX180FF35
    Text: HardCopy IV GX ASIC Product Table v0.123 HardCopy Base Die HardCopy IV GX ASIC Package Body Size 2 LAF780 (29 mm) Generic Part Number HC4GX15LAF780N HC4GX15 LF780 (29 mm) LF780 (29 mm) LF1152 (35 mm) HC4GX15LF780N HC4GX25LF780N HC4GX25LF1152N HC4GX25 FF1152 (35 mm)


    Original
    18x18 M144Ks EP4SGX70DF29 LAF780 HC4GX15LAF780N EP4SGX110DF29 LF780 HC4GX15LF780N HC4GX25LF780N EP4SGX180KF40 f1517 EP4SGX180DF29 EP4SGX290KF40 228K EP4SGX230KF40 EP4SGX360KF40 EP4SGX290FF35 HC4GX25LF1152N EP4SGX180FF35 PDF

    10G BERT

    Abstract: circuit diagram of rf transmitter and receiver HD-SDI over sdh SDH 209 remote control transmitter and receiver circuit 5 channel RF transmitter and Receiver circuit CDR 211 AC circuit diagram of PPM transmitter and receiver circuit diagram video transmitter and receiver core i3 mother board circuit
    Text: Stratix IV Device Handbook Volume 2 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V2-4.1 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    TSMC 40nm

    Abstract: EP4SE230 interlaken EP4SE360 EP4SE530 EP4SGX70 GPON SoC
    Text: think AND not OR Altera @ 40 nm What if you could design with the highest performance AND the lowest power? With the benefits of both FPGAs AND ASICs? With design software delivering the highest logic utilization AND the fastest compile times? You can, with


    Original
    40-nm GB-01007-1 TSMC 40nm EP4SE230 interlaken EP4SE360 EP4SE530 EP4SGX70 GPON SoC PDF

    Untitled

    Abstract: No abstract text available
    Text: TR4 User Manual 1 www.terasic.com March 18, 2014 CONTENTS CHAPTER 1 OVERVIEW . 1 1.1 GENERAL DESCRIPTION . 1


    Original
    PDF

    TIMER FINDER TYPE 85.32

    Abstract: tsmc design rule 40-nm FINDER TYPE 85.32 Texas Instruments Stratix IV EP4S series Power Ref Design 8 tap fir filter verilog FBP BGA
    Text: Stratix IV Device Handbook Volume 1 Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.4 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat.


    Original
    PDF

    PMD 1000

    Abstract: IC ax 2008 USB FM PLAYER ,national semiconductor Linear brief lb-3 EP4SGX230KF40 pin DIAGRAM OF DIP TOP 244 PN bc 1024 cq 724 g diode FM transmiter 10PIN fm recevier project report mbp schematic
    Text: Stratix IV Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-2.0 Copyright 2008 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    tsmc design rule 40-nm

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 1 Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.2 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat.


    Original
    PDF

    EP4CE6 package

    Abstract: EP4CE40 Altera EP4CE6 EP4CE55 5M240Z 5M1270Z QFN148 5m570z 5M40 5M80
    Text: Package Information Datasheet for Altera Devices DS-PKG-16.3 This datasheet provides package and thermal resistance information for Altera devices. Package information includes the ordering code reference, package acronym, leadframe material, lead finish plating , JEDEC outline reference, lead


    Original
    DS-PKG-16 EP4CE6 package EP4CE40 Altera EP4CE6 EP4CE55 5M240Z 5M1270Z QFN148 5m570z 5M40 5M80 PDF

    EP4S

    Abstract: EP4S40G5H40 higig specification EP4SGX180 EP4SGX70 ep4sgx230f1517 TSMC 40nm interlaken higig fbga -1932
    Text: 1. Overview for the Stratix IV Device Family February 2011 SIV51001-3.2 SIV51001-3.2 Altera Stratix® IV FPGAs deliver a breakthrough level of system bandwidth and power efficiency for high-end applications, allowing you to innovate without compromise. Stratix IV FPGAs are based on the Taiwan Semiconductor


    Original
    SIV51001-3 40-nm EP4S EP4S40G5H40 higig specification EP4SGX180 EP4SGX70 ep4sgx230f1517 TSMC 40nm interlaken higig fbga -1932 PDF

    schematic diagram atx Power supply 500w

    Abstract: pioneer PAL 012A 1000w inverter PURE SINE WAVE schematic diagram 600va numeric ups circuit diagrams winbond bios 25064 TLE 9180 infineon smsc MEC 1300 nu TBE schematic diagram inverter 2000w DK55 circuit diagram of luminous 600va UPS
    Text: QUICK INDEX NEW IN THIS ISSUE! Detailed Index - See Pages 3-24 Digital Signal Processors, iCoupler , iMEMS® and iSensor . . . . . 805, 2707, 2768-2769 Connectors, Cable Assemblies, IC Sockets . . . . . . . . . . . 28-568 RF Connectors . . . . . . . . . . . . . . . . . . . . . . Pages 454-455


    Original
    P462-ND P463-ND LNG295LFCP2U LNG395MFTP5U US2011) schematic diagram atx Power supply 500w pioneer PAL 012A 1000w inverter PURE SINE WAVE schematic diagram 600va numeric ups circuit diagrams winbond bios 25064 TLE 9180 infineon smsc MEC 1300 nu TBE schematic diagram inverter 2000w DK55 circuit diagram of luminous 600va UPS PDF

    Untitled

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.6 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as


    Original
    PDF

    EP4SGX180

    Abstract: EP4SE230 EP4SE360 EP4SGX290 EP4SGX360 13 608 EP4SGX70 HIV51004-2 M144K "Single-Port RAM"
    Text: 4. TriMatrix Embedded Memory Blocks in HardCopy IV Devices HIV51004-2.1 This chapter describes TriMatrix memory blocks, modes, features, and design considerations in HardCopy IV devices. HardCopy IV devices offer TriMatrix embedded memory blocks to efficiently


    Original
    HIV51004-2 640-bit 144-Kbit M144K EP4SGX180 EP4SE230 EP4SE360 EP4SGX290 EP4SGX360 13 608 EP4SGX70 "Single-Port RAM" PDF

    570FAB000433DG

    Abstract: 88E1111 si570 88E1111-B2 HDMI to SDI converter chip 88E1111-B2-CAAIC000 schematic diagram lcd monitor samsung 19-PIN HDMI CONNECTOR LT3025 LCM-S01602DSR/C
    Text: Stratix IV GX FPGA Development Board Reference Manual 101 Innovation Drive San Jose, CA 95134 www.altera.com Document Version: Document Date: 2.0 November 2009 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.6 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 2: Transceivers 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V2-4.4 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos


    Original
    20ttention. PDF

    Marvell 88E1111 vhdl

    Abstract: marvell 88e1145 88E1111 PHY registers map Triple-Speed Ethernet M DM7041 Marvell PHY 88E1111 finisar 5SGXM DP83865 88E1111 stratix iii MDIO clause 22 5SGXMA 88E1145 registers
    Text: Triple-Speed Ethernet MegaCore Function User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com Software Version: Document Date: 11.1 November 2011 Copyright 2011 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF