Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    DAL07 Search Results

    SF Impression Pixel

    DAL07 Price and Stock

    Vishay Intertechnologies EGS011K400FR3680

    Wirewound Resistors - Through Hole CUSTOMER DRAWING REV A
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI EGS011K400FR3680 Reel 100
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    DAL07 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    80386SX

    Abstract: DIP48 MK5025 MK5027 MK50H25 Z8000 dali Receiver 80286 instruction
    Text: MK50H25 HIGH SPEED LINK LEVEL CONTROLLER SECTION 1 - FEATURES System clock rate up to 33 MHz MK50H25 33 , 25 MHz (MK50H25 - 25), or 16 MHz (MK50H25 - 16). Data rate up to 20 Mbps continuous (MK50H25 - 33) or up to 51 Mbps bursted On chip DMA control with programmable burst


    Original
    PDF MK50H25 MK50H25 MK5025 25/LAPD) MK5027 MK5029 80386SX DIP48 MK5025 MK5027 Z8000 dali Receiver 80286 instruction

    mk5021

    Abstract: N393 BCNT DIP48 MK5027 MK50H28 PLCC52 Z8000 A 1905 LMI
    Text: MK50H28 MULTI LOGICAL LINK FRAME RELAY CONTROLLER SECTION 1 - FEATURES Based on ITU Q.933 Annex A and T1.617 Annex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits PVCs . Optional Transparent Mode (no LMI Protocol


    Original
    PDF MK50H28 nT1/T391, nT2/T392, nN1/N391, nN2/N392, nN3/N393 mk5021 N393 BCNT DIP48 MK5027 MK50H28 PLCC52 Z8000 A 1905 LMI

    N393

    Abstract: DIP48 MK50H25 MK50H27 MK50H28 PLCC52 Z8000 DAL13
    Text: MK50H28 MULTI LOGICAL LINK FRAME RELAY CONTROLLER SECTION 1 - FEATURES Based on ITU Q.933 Annex A and T1.617 Annex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits PVCs . Optional Transparent Mode (no LMI Protocol


    Original
    PDF MK50H28 nT1/T391, nT2/T392, nN1/N391, nN2/N392, nN3/N393 N393 DIP48 MK50H25 MK50H27 MK50H28 PLCC52 Z8000 DAL13

    JT-Q703

    Abstract: MK50H27Q-33 bsnt1
    Text: MK50H27 Signalling System 7 Link Controller SECTION 1 - FEATURES Complete Level 2 Implementation of SS7. Compatible with 1988 CCITT, AT&T, ANSI, and Bellcore Signalling System Number 7 link level protocols. Optional operation to comply with Japanese TTC JT-Q703 specification requirements


    Original
    PDF MK50H27 JT-Q703 MK50H25 25/LAPD) MK50H29 MK50H28 MK50H27 MK50H27TQ33B MK50H27Q-33 bsnt1

    Q703

    Abstract: DIP48 MK50H25 MK50H27 MK50H28 Z8000 JT-Q703 68000 thomson
    Text: MK50H27 Signalling System 7 Link Controller SECTION 1 - FEATURES Complete Level 2 Implementation of SS7. Compatible with 1988 CCITT, AT&T, ANSI, and Bellcore Signalling System Number 7 link level protocols. Optional operation to comply with Japanese TTC JT-Q703 specification requirements


    Original
    PDF MK50H27 JT-Q703 MK50H25 25/LAPD) MK50H29 MK50H28 MK50H27 Q703 DIP48 MK50H25 Z8000 68000 thomson

    DIP48

    Abstract: MK5021 MK5027 MK50H28 PLCC52 Z8000
    Text: MK50H28 MULTI LOGICAL LINK FRAME RELAY CONTROLLER ADVANCE DATA SECTION 1 - FEATURES Based on ITU Q.933 Annex A and T1.617 Annex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits PVCs . Optional Transparent (or no LMI/LIV Protocol


    Original
    PDF MK50H28 nT1/T391, nT2/T392, nN1/N391, nN2/N392, nN3/N393 DIP48 MK5021 MK5027 MK50H28 PLCC52 Z8000

    DIP48

    Abstract: MK50H25 MK50H27 MK50H28 PLCC52 Z8000 BCNT
    Text: MK50H28 MULTI LOGICAL LINK FRAME RELAY CONTROLLER SECTION 1 - FEATURES Based on ITU Q.933 Annex A and T1.617 Annex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits PVCs . Optional Transparent Mode (no LMI Protocol


    Original
    PDF MK50H28 nT1/T391, nT2/T392, nN1/N391, nN2/N392, nN3/N393 DIP48 MK50H25 MK50H27 MK50H28 PLCC52 Z8000 BCNT

    uav design specification

    Abstract: water filling station circuit diagram DALI CONTROL logical block diagram of 80286 uav electronic design water level controller using timer 555 8086 microprocessor pin description control data bus for 80286 uav design z80 cio
    Text: MK50H25 HIGH SPEED LINK LEVEL CONTROLLER ADVANCE DATA SECTION 1 - FEATURES System clock rate up to 33 MHz MK50H25 33 , 25 MHz (MK50H25 - 25), or 16 MHz (MK50H25 - 16). Data rate up to 20 Mbps continuous (MK50H25 - 33) or up to 51 Mbps bursted On chip DMA control with programmable burst


    Original
    PDF MK50H25 MK50H25 MK5025 25/LAPD) MK5027 MK5029 uav design specification water filling station circuit diagram DALI CONTROL logical block diagram of 80286 uav electronic design water level controller using timer 555 8086 microprocessor pin description control data bus for 80286 uav design z80 cio

    IN5048

    Abstract: Q703 DIP48 MK50H25 MK50H27 MK50H28 Z8000 JT-Q703
    Text: MK50H27 Signalling System 7 Link Controller SECTION 1 - FEATURES Complete Level 2 Implementation of SS7. Compatible with 1988 CCITT, AT&T, ANSI, and Bellcore Signalling System Number 7 link level protocols. Optional operation to comply with Japanese TTC JT-Q703 specification requirements


    Original
    PDF MK50H27 JT-Q703 MK50H25 25/LAPD) MK50H29 MK50H28 MK50H27 IN5048 Q703 DIP48 MK50H25 Z8000

    TSCT 2300

    Abstract: 48-PIN DIP48 MK5025 MK5027 PLCC52 Z8000 DALI BASIC SO LSI-11
    Text: MK5027 SS7 SIGNALLING LINK CONTROLLER CMOS FULLY COMPATIBLE WITH BOTH 8 OR 16 BIT SYSTEMS SYSTEM CLOCK RATE TO 10MHz. DATA RATE UP TO 2.5Mbps FOR SS7 PROTOCOL PROCESSING,7Mbps FOR TRANSPARENT HDLC MODE COMPLETE LEVEL 2 IMPLEMENTATION COMPATIBLE WITH 1988 CCITT, AT&T,


    Original
    PDF MK5027 10MHz. 48-PIN MK5025) MK5032) TSCT 2300 DIP48 MK5025 MK5027 PLCC52 Z8000 DALI BASIC SO LSI-11

    A00B

    Abstract: designing with the MC68008 Z80B AM8088 8-Bit Microprocessors CS8259 am8259 reset circuit in MC68008 AM8018 MK68590
    Text: Advanced Micro Devices Interfacing the Am79C90 C-LANCE to 8-Bit Microprocessors Application Note TABLE OF CONTENTS Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1


    Original
    PDF Am79C90 HLDA7990 CS7990 A00B designing with the MC68008 Z80B AM8088 8-Bit Microprocessors CS8259 am8259 reset circuit in MC68008 AM8018 MK68590

    Untitled

    Abstract: No abstract text available
    Text: MK50H28 MULTI LOGICAL LINK FRAME RELAY CONTROLLER ADVANCE DATA SECTION 1 - FEATURES Based on ITU Q.933 Annex A and T1.617 Annex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits PVCs . Optional Transparent (or no LMI/LIV Protocol


    Original
    PDF MK50H28 nT1/T391, nT2/T392, nN1/N391, nN2/N392, nN3/N393

    80386SX

    Abstract: DIP48 MK5025 MK5027 MK50H25 Z8000 dali power supply circuit diagram dali master many
    Text: MK50H25 HIGH SPEED LINK LEVEL CONTROLLER SECTION 1 - FEATURES System clock rate up to 33 MHz MK50H25 33 , 25 MHz (MK50H25 - 25), or 16 MHz (MK50H25 - 16). Data rate up to 20 Mbps continuous (MK50H25 - 33) or up to 51 Mbps bursted On chip DMA control with programmable burst


    Original
    PDF MK50H25 MK50H25 MK5025 25/LAPD) MK5027 MK5029 80386SX DIP48 MK5025 MK5027 Z8000 dali power supply circuit diagram dali master many

    TSCT 2300

    Abstract: 48-PIN DIP48 MK5025 MK5027 PLCC52 Z8000 describe with pin diagram of 8088
    Text: MK5027 SS7 SIGNALLING LINK CONTROLLER CMOS FULLY COMPATIBLE WITH BOTH 8 OR 16 BIT SYSTEMS SYSTEM CLOCK RATE TO 10MHz. DATA RATE UP TO 2.5Mbps FOR SS7 PROTOCOL PROCESSING,7Mbps FOR TRANSPARENT HDLC MODE COMPLETE LEVEL 2 IMPLEMENTATION COMPATIBLE WITH 1988 CCITT, AT&T,


    Original
    PDF MK5027 10MHz. 48-PIN MK5025) MK5032) TSCT 2300 DIP48 MK5025 MK5027 PLCC52 Z8000 describe with pin diagram of 8088

    dale r01f

    Abstract: MK68H MK68590 r01f dale MK68200 Z8000 MOSTEK ROM r01f mostek MK5025 IN914
    Text: MK5025 P R E L IM IN A R Y C O M M U N IC A T IO N S PR O O U C TS FEATURES DAL04 £ £ 3 £ 4 £ S £ Z Data rate up to 7 MBPS with 64 bytes FIFOs in each direction. DAL03 6 C DA102 7 DAL01 1 H Z Complete Date Link Layer Implementation. DALDQ £ £ 11 £


    OCR Scan
    PDF 48-pin MK68590) MK5027) MK5025 dale r01f MK68H MK68590 r01f dale MK68200 Z8000 MOSTEK ROM r01f mostek MK5025 IN914

    J 5027 r

    Abstract: LD E 5027 BU 5027
    Text: / = Ä 7 T S G S -T H O M S O N # ^ » í m [ i r a M Q MK5027 e s SS7 SIGNALLING LINK CONTROLLER • CMOS ■ FULLY COM PATIBLE W ITH BOTH 8 OR 16 BIT SYSTEMS ■ SYSTEM CLOCK RATE TO 10MHz ■ DATA RATE UP TO 2.5Mbps FO R S S 7 PROTO­ COL PROCESSING , 7Mbps FOR TRANSPAR­


    OCR Scan
    PDF MK5027 10MHz 48-PIN MK5025) MK5032) CONTR00 MK5027 K5027 J 5027 r LD E 5027 BU 5027

    mk7990

    Abstract: MK5021Q10 marking r01f mk5027q10 CSR 41b datasheet SMD R01f 48-PIN MK5025 PLCC52 mk5021
    Text: • 7^21237 D OMSa ^a 3ñT M S G T H SGS-THOMSON _ MK5025 CCITT X.25 LINK LEVEL CONTROLLER P R E L IM IN A R Y D A T A . CMOS ■ FULLY COMPATIBLE WITH BOTH 8-BIT OR 16-BIT SYSTEMS ■ SYSTEM CLOCK RATE TO 10MHz ■ DATE RATE UP TO 7Mbps, WITH A 64-BYTE


    OCR Scan
    PDF D04S3T3 MK5025 16-BIT 10MHz 64-BYTE 48-PIN MK7990) DD45432 mk7990 MK5021Q10 marking r01f mk5027q10 CSR 41b datasheet SMD R01f MK5025 PLCC52 mk5021

    SRS 4451

    Abstract: No abstract text available
    Text: / = T S G S -T H O M S O N MK50H25 HIGHSPEED LINK LEVEL CONTROLLER ADVANCE DATA SECTION 1 - FEATURES • System clock rate up to 33 MHz MK50H25 33 , 25 MHz (MK50H25 - 25), or 16 MHz (MK50H25- 16). ■ Data rate up to 20 Mbps continuous (MK50H25 - 33) or up to 51 Mbps bursted


    OCR Scan
    PDF MK50H25 MK50H25 MK50H25- MK5025 25/LAPD) MK5027 MK5029 SRS 4451

    Untitled

    Abstract: No abstract text available
    Text: /= 7 ^ 7 # . S G S -T H O M S O N MK50H28 [fö i] D ^ © [i[L [l© T O R ! ]D © i MULTI LOGICAL LINK FRAME RELAY CONTROLLER ADVANCE DATA SECTION 1 - FEATURES • Based on ITU Q.933 Annex A and T1.617 An­ nex D Standards for Frame Relay Service and


    OCR Scan
    PDF MK50H28 nT1/T391, nT2/T392, nN1/N391, nN2/N392, nN3/N393 00714fib

    MK7990

    Abstract: TSW 8088 mk5021q10
    Text: SGS-THOMSON ^ D Û ^ O llL C l'Ê r ^ Q iD 'Ê l M K 5 0 2 5 CCITT X.25 LINK LEVEL CONTROLLER P R E L IM IN A R Y D A T A • CMOS . FULLY COM PATIBLE WITH BOTH 8-BIT OR 16-BIT SYSTEMS ■ SYSTEM CLOCK RATE TO 10MHz ■ DATE RATE UP TO 7Mbps, WITH A 64-BYTE


    OCR Scan
    PDF 16-BIT 10MHz 64-BYTE 48-PIN MK7990) DIP48 600-M PLCC52 K502510/02 K5021Q10/0 MK7990 TSW 8088 mk5021q10

    Untitled

    Abstract: No abstract text available
    Text: £ jj SGS-THOMSON ¡HJOTTIfMOOi MK5027 SS7 SIGNALLING LINK CONTROLLER • CMOS . FULLY COMPATIBLE WITH BOTH 8 OR 16 BIT SYSTEMS ■ SYSTEM CLOCK RATE TO 10MHz ■ DATA RATE UP TO 2.5Mbps FOR SS7 PROTO­ COL PROCESSING , 7Mbps FOR TRANSPAR­ ENT HDLC MODE ■ COMPLETE LEVEL 2 IMPLEMENTATION


    OCR Scan
    PDF MK5027 10MHz 48-PIN MK5025) MK5032) MK5027 BUDOB5H1ILI1ISTO08Ã

    Untitled

    Abstract: No abstract text available
    Text: SGS-THOMSON ü * fô H H d g ïï[iM D ( g ! M K 5 0 2 5 CCITT X.25 LINK LEVEL CONTROLLER P R E L IM IN A R Y D A T A • CMOS ■ FULLY COM PATIBLE WITH BOTH 8-BIT OR 16-BIT SYSTEMS . SYSTEM CLOCK RATE TO 10MHz ■ DATE RATE UP TO 7Mbps, WITH A 64-BYTE


    OCR Scan
    PDF 16-BIT 10MHz 64-BYTE 48-PIN MK7990) PLCC52 MK502510/02 MK5021Q10/0 MK5027P10/0

    Untitled

    Abstract: No abstract text available
    Text: 7^2^237 0045434 725 • SGTH SGS-THOMSON MK5027 SS7 SIGNALLING LINK CONTROLLER ■ CMOS ■ FULLY COMPATIBLE WITH BOTH 8 OR 16 BIT SYSTEMS ■ SYSTEM CLOCK RATE TO 10MHz ■ DATA RATE UP TO 2.5Mbps FOR SS7 PROTO­ COL PROCESSING , 7Mbps FOR TRANSPAR­ ENT HDLC MODE


    OCR Scan
    PDF MK5027 10MHz 48-PIN MK5025) MK5032) MK5027 600ns 100ns K5027

    Untitled

    Abstract: No abstract text available
    Text: r= 7 * • 1 /, S G S 'T H O M S O N MK50H25 M is œ U E ig T M O e i HIGHSPEED LINK LEVEL CONTROLLER AD VA N C E DATA SECTION 1 - FEATURES • System clock rate up to 33 MHz MK50H25 33 , 25 MHz (MK50H25 - 25), or 16 MHz (MK50H25 - 16). ■ Data rate up to 20 Mbps continuous


    OCR Scan
    PDF MK50H25 MK50H25 MK50H25- MK5025 EROMD07 EROMD05 DAL15 DAL14