960JX Search Results
960JX Datasheets Context Search
Catalog Datasheet |
Type |
Document Tags |
PDF |
---|---|---|---|
Contextual Info: Advance Data Sheet September 1996 m icroelectronics group Lucent Technologies Bell Labs Inrxsvatians 960JX Embedded 32-Bit RISC Processor Features • Functionally equivalent to Inters 80960JA/JF embedded 32-bit microprocessor ■ High-performance embedded architecture |
OCR Scan |
960JX 32-Bit 80960JA/JF DS96-331ASIC 5002b | |
Contextual Info: Product Brief May 1997 960JX Embedded 32-Bit RISC Processor Features • Functionally equivalent to Intel ’s 80960JA/JF embedded 32-bit microprocessor ■ High-performance embedded architecture ■ High-speed interrupt controller ■ Two on-chip timers ■ |
Original |
960JX 32-Bit 80960JA/JF 132-pin, | |
24CO8
Abstract: a19t transistor 24co4 IC circuit diagram pin configurations of 24co4 1 24co4 S5933QE Sandy Bridge eeprom 24co2 24CO2 CSI 24C04
|
Original |
S5920 S5933 24CO8 a19t transistor 24co4 IC circuit diagram pin configurations of 24co4 1 24co4 S5933QE Sandy Bridge eeprom 24co2 24CO2 CSI 24C04 | |
LA3101
Abstract: PC19060 Igus LD-310 LDL8 pci9080 80960Cx 93C06 I960CX NM93CS06
|
OCR Scan |
PCI9060 Q0007bl xi6-31 Page-100- 0Q007b2 PCI90S0 LA3101 PC19060 Igus LD-310 LDL8 pci9080 80960Cx 93C06 I960CX NM93CS06 | |
a19t
Abstract: A18T 92121 0011 amcc s5933 pci controller amcc S5933 1996 a12t A11t 92121 001 A8-15 S5933
|
Original |
S5933 S5933 a19t A18T 92121 0011 amcc s5933 pci controller amcc S5933 1996 a12t A11t 92121 001 A8-15 | |
Contextual Info: .«artHEH » .¿•■■■I_ im ara« IM I 1 WIMIBII Galileo Technology, System Controller For ¡960JX Processors FEATURES Integrated system controller for embedded applica tions Supports the ¡960JX family of CPUs 16-33MHz bus frequency Flexible DRAM controller |
OCR Scan |
960JX 16-33MHz 128MByte 256K-4M 32-bit 20MHz 33MHz GT-32090 | |
Contextual Info: PCI 9060 * E PCI Bus Master Interface Chip for Adapters and Embedded Systems December, 1995 VERSION 1.2 Features General Description_ • PCI Bus Master Interface supporting adapters and embedded systems • Two independent DMA channels for local bus |
OCR Scan |
PCI9060 100Version 00Q07 PCI9060 | |
js83
Abstract: 28f040 JS98 edo dram 72-pin simms 64mb JS108 JS-105 74LS373SC JS31-JS32 JS107 BYU25
|
Original |
32-bit i960Jx GT-32090 MON960) i960Jx 33MHz 16MHz 66MHz js83 28f040 JS98 edo dram 72-pin simms 64mb JS108 JS-105 74LS373SC JS31-JS32 JS107 BYU25 | |
Contextual Info: GT-96010 Remote Access Coprocessor Product Pre vie w Revision 0.59 i.p. 5/28/97 Please contact Galileo Technology for possible updates before finalizing a design. FEATURES Integrated serial communications controller and system core logic device - Direct interface to i960 Jx family of CPUs |
OCR Scan |
GT-96010 i960Hx 128Mbyte 256K-4M 32-bit 16-bit -Ht95 GT-96010 | |
V96SSC25LPContextual Info: ‘ÌOOMEOO 0 0 0 0 3 0 3 ISA V96SSC • * * ▼ / Rev. BO HIGH-INTEGRATION SYSTEM CONTROLLER FOR ¡960 Sx/Jx AND PowerPC 401 Gx PROCESSORS • Direct interface to ¡960Sx/Jx and PPC401Gx processors • High-performance burst DRAM controller • Two-channel fly-by DMA controller |
OCR Scan |
V96SSC 25MHz 100-pin i960Sx i960Jx i960Sx/Jx PPC401Gx 8/16-bit 32-bit V96SSC V96SSC25LP | |
i960JContextual Info: V350EPC Rev. AO LOCAL BUS TO PCI BRIDGE FOR MULTIPLEXED A/D PROCESSORS Glueless interface to Intel’s ¡960Jx and IBM’s PowerPC 401 Gx processors Configurable for primary master, bus master or target operation. On-the-fly byte order endian conversion |
OCR Scan |
V350EPC 960Jx 640-byte 64-byte 8/16-bit 234SG i960J | |
amcc s5933
Abstract: amcc pci matchmaker amcc pci matchmaker S5933 S5933
|
Original |
S5933 160-pin 120and 144-pin 80960Jx amcc s5933 amcc pci matchmaker amcc pci matchmaker S5933 | |
Contextual Info: ^004200 □□□□102 MST • V961PBC •" V Rev. B1 LOCAL BUS TO PCI BRIDGE FOR i960 Jx AND PowerPC 401 Gx PROCESSORS " • Glueless interface between ¡960Jx, PPC401 Gx processors and the PCI bus • Large, 576-byte FIFOs using V3's unique D y n a m ic B a n d w id t h A l l o c a t i o n ™ architecture |
OCR Scan |
V961PBC 960Jx, PPC401 576-byte 33MHz 160-pin V960PBC, V961PBC, V962PBC, V292PBC | |
V360EPC
Abstract: 1gg7 Extended Sector Remapper V3 Semiconductor V350EPC design of dma controller using vhdl eeprom programmer schematic 24c02 V292PBC V960PBC V961PBC
|
OCR Scan |
Am29Kâ 960/Am29K V350EPC V96SSC V360EPC 1gg7 Extended Sector Remapper V3 Semiconductor design of dma controller using vhdl eeprom programmer schematic 24c02 V292PBC V960PBC V961PBC | |
|
|||
4M64
Abstract: "Spanning Tree" BUT15
|
OCR Scan |
T-48212 T-48208 GT-48207 10OBaseX Y100Base-X GT-48208 RV32364 4/3CY98 4M64 "Spanning Tree" BUT15 | |
PJ3NContextual Info: . . y lf • * ▼ • =1004200 0 0 0 0 0 2 1 V96DPC f « 450 ■ Rev. B1 LOCAL BUS TO PCI BRIDGE FOR i960 Cx/Hx/Jx/Sx AND PowerPC 40lGx PROCESSORS • Glueless interface between i960Sx/Jx/Cx/Hx, PPC401 Gx processors and two PCI buses • On-the-fly byte order endian conversion |
OCR Scan |
V96DPC 40lGx i960Sx/Jx/Cx/Hx, PPC401 160-pin VU1150A V960PBC, V961PBC, V962PBC, V292PBC PJ3N | |
PPC401
Abstract: MAS 10 RCD V3 SEMICONDUCTOR I960SA V96SSC AV9154-04
|
OCR Scan |
V96SSC V96SSC 960Jx 960Sx 960Sx, PPC401 MAS 10 RCD V3 SEMICONDUCTOR I960SA AV9154-04 | |
Contextual Info: Chapter 1 Introduction In a very short period of tim e the PCI bus standard has moved beyond the PC to become the most w idely accepted high-perform ance bus standard for embedded applications. As a leader in providing chipset solutions for high-end embedded applications, V3 Sem iconductor |
OCR Scan |
Am29Kâ 960/Am29K V350EPC pin91 V96SSC | |
Contextual Info: M H I H Galileo "SmsI Technology, Inc. » System Controller GT- 32090 For ¡960JX Processors _ , . _ Preliminary, Rev. 2.0 FEATURES Integrated system controller for embedded applica tions Supports the ¡960JX family of CPUs 16-33MHz bus frequency Flexible DRAM controller |
OCR Scan |
960JX 16-33MHz 128MByte 256K-4M 32-bit 20MHz 25MHz 33MHz GT-32090 | |
Contextual Info: V961PBC Rev. B2 LOCAL BUS TO PCI BRIDGE FOR MUTLTELEXED A/D PROCESSORS • Glueless interface between Intel ¡960Jx, IBM PPC401Gx, processors and PCI bus • Fully compliant with PCI 2.1 specification • Configurable for primary master, bus master, or target operation |
OCR Scan |
V961PBC 960Jx, PPC401Gx, 8/16-bit V961PBC 234SG | |
STKK
Abstract: tvp ul 137 AD12 AD14 V350EPC V350EPC-33 V350EPC-40 V960PBC V961PBC V96BMC
|
OCR Scan |
V350EPC 960Jx/Sx 640-byte 64-byte 32-bit 16-bit 960Jx 960Sx STKK tvp ul 137 AD12 AD14 V350EPC-33 V350EPC-40 V960PBC V961PBC V96BMC | |
24CO8
Abstract: 24co4 IC circuit diagram pin configurations of 24co4 1 SAYB S5933DK 24co4 A19T pic 92121 S5933DK1 Accord Technologies
|
Original |
S5933 24CO8 24co4 IC circuit diagram pin configurations of 24co4 1 SAYB S5933DK 24co4 A19T pic 92121 S5933DK1 Accord Technologies | |
green hills ppc compiler manual
Abstract: pragma ghs startdata green hills compiler user manual green hills ppc linker manual green hills compiler option green hills compiler manual v850 green hills ada compiler user manual green hills compiler GHS linker porting green hills compiler manual
|
Original |
-X174 -X402 -X608 -X915 -Z608 green hills ppc compiler manual pragma ghs startdata green hills compiler user manual green hills ppc linker manual green hills compiler option green hills compiler manual v850 green hills ada compiler user manual green hills compiler GHS linker porting green hills compiler manual | |
Contextual Info: v* * -m am # if A V350EPC Rev. AO LOCAL BUS TO PCI BRIDGE FOR MULTIPLEXED A/D PROCESSORS T „v * '« IC O * 1Glueless ¡960Jx/Sx processors interface 1120 ready hardware messaging unit 1Large, 640-byte FIFOs using V3’s unique D y n a m ic B a n d w i d t h A l l o c a t i o n architecture |
OCR Scan |
V350EPC 960Jx/Sx 640-byte 64-byte 2348G |