sharc ADSP-21xxx architecture
Abstract: block diagram of ADSP21xxx SHARC processor sharc 21xxx architecture block diagram link ADSP-21160 St P211
Text: 8 LINK PORTS Figure 8-0. Table 8-0. Listing 8-0. Overview The DSP has six 8-bit wide link ports, which can connect to other DSPs’ or peripherals’ link ports. These bidirectional ports have eight data lines, an acknowledge, and a clock line. Link ports can operate at frequencies up
|
Original
|
PDF
|
48-bit
P-211
sharc ADSP-21xxx architecture
block diagram of ADSP21xxx SHARC processor
sharc 21xxx architecture block diagram
link
ADSP-21160
St P211
|
24P20
Abstract: No abstract text available
Text: MITSUBISHI MICROCOMPUTERS 3874 Group SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER DESCRIPTION The 3874 group is the 8-bit microcomputer based on the 740 family core technology. The 3874 group includes data link layer communication control circuit, A-D converters, D-A converter, automatic data transfer serial
|
Original
|
PDF
|
|
aj605
Abstract: AD6652 IMT-2000 IS136 PA10 PA11 PA12 PA15 wcdma basband 6.5MHz SAW FILTER
Text: 12-Bit, 65 MSPS IF to Base Band Diversity Receiver Preliminary Technical Data AD6652 FEATURES Dual AGC stages for Output Level Control Dual 16-Bit Parallel or 8-bit Link Output Ports User Configurable Built in Self Test BIST capability JTAG Boundary Scan
|
Original
|
PDF
|
12-Bit,
AD6652
16-Bit
12-bit
12-bits
AD6652BBC
256-Lead
256BGA
aj605
AD6652
IMT-2000
IS136
PA10
PA11
PA12
PA15
wcdma basband
6.5MHz SAW FILTER
|
data link block diagram
Abstract: ADSP-21160 C688
Text: /,1.32576 Figure 12-0. Table 12-0. Listing 12-0. 2YHUYLHZ The ADSP-21160 provides additional I/O capability through up to six dedicated 8-bit link ports. Each link port consists of eight bidirectional data lines, a bidirectional clock line, and a bidirectional acknowledge line.
|
Original
|
PDF
|
ADSP-21160
ADSP-2106x
data link block diagram
C688
|
identify motorola mask number
Abstract: MCU mask information 68HC705V12 68HC705V12MSE1
Text: MOTOROLA SEMICONDUCTOR TECHNICAL INFORMATION 68HC705V12MSE1 Mask Set Errata 1 68HC705V12 8-Bit Microcontroller Unit INTRODUCTION This errata provides information pertaining to the byte data link controller BDLC applicable to the following 68HC705V12 MCU mask set device:
|
Original
|
PDF
|
68HC705V12MSE1
68HC705V12
0G96Y)
identify motorola mask number
MCU mask information
68HC705V12MSE1
|
2h54t
Abstract: 0J38M 2j34p 68HC12BE32 J34P 1j34p 68HC12BE32MSE4 H54T MCU mask information 3J74Y
Text: MOTOROLA SEMICONDUCTOR TECHNICAL INFORMATION 68HC12BE32MSE4 Mask Set Errata 4 68HC12BE32 8-Bit Microcontroller Unit INTRODUCTION This mask set errata provides information pertaining to the byte data link controller BDLC applicable to these 68HC12BE32 MCU mask set devices:
|
Original
|
PDF
|
68HC12BE32MSE4
68HC12BE32
1H54T
2H54T
0J38M
1J38M
1J34P
2J34P
3J74Y.
2h54t
0J38M
2j34p
J34P
1j34p
68HC12BE32MSE4
H54T
MCU mask information
3J74Y
|
4J54E
Abstract: 9h91f 0J64Y XC 68HC912B32 1H91F 68HC912B32 4J74Y 3H91F 68hc912b32 mask 9h91f 3J74Y
Text: MOTOROLA SEMICONDUCTOR TECHNICAL INFORMATION 68HC912B32MSE4 Mask Set Errata 4 68HC912B32 8-Bit Microcontroller Unit INTRODUCTION This mask set errata provides information pertaining to the byte data link controller BDLC applicable to these 68HC912B32 MCU mask set devices:
|
Original
|
PDF
|
68HC912B32MSE4
68HC912B32
4J54E
3J54E
0J54E
0J64Y
9H91F
3H91F
1H91F
4J54E
9h91f
0J64Y
XC 68HC912B32
1H91F
4J74Y
3H91F
68hc912b32 mask 9h91f
3J74Y
|
Untitled
Abstract: No abstract text available
Text: MOTOROLA SEMICONDUCTOR TECHNICAL INFORMATION 68HC708AS48MSE4 Mask Set Errata 4 68HC708AS48 8-Bit Microcontroller Unit INTRODUCTION This mask set errata provides information pertaining to the byte data link controller BDLC applicable to these 68HC708AS48 MCU mask set devices:
|
Original
|
PDF
|
68HC708AS48MSE4
68HC708AS48
2H14A
1H14A
0H14A
2G62K
0F98K
3J74Y.
4J74Y.
|
68HC05V12
Abstract: 68HC05V12MSE2
Text: MOTOROLA SEMICONDUCTOR TECHNICAL INFORMATION 68HC05V12MSE2 Mask Set Errata 2 68HC05V12 8-Bit Microcontroller Unit INTRODUCTION This mask set errata provides information pertaining to the byte data link controller BDLC applicable to these 68HC05V12 MCU mask set devices:
|
Original
|
PDF
|
68HC05V12MSE2
68HC05V12
0H42D
1H42D
2H42D
0G39Y.
1G39Y.
68HC05V12MSE2
|
4j74y
Abstract: 3J74Y 68HC08AS20 68HC08AS20MSE6 J1850 68HC08
Text: MOTOROLA SEMICONDUCTOR TECHNICAL INFORMATION 68HC08AS20MSE6 Mask Set Errata 6 68HC08AS20 8-Bit Microcontroller Unit INTRODUCTION This mask set errata provides information pertaining to the byte data link controller BDLC applicable to these 68HC08AS20 MCU mask set devices:
|
Original
|
PDF
|
68HC08AS20MSE6
68HC08AS20
0J26H
2G39Y
1G39Y
0G39Y
3J74Y.
4J74Y.
4j74y
3J74Y
68HC08AS20MSE6
J1850
68HC08
|
sae j1850
Abstract: 68HC08AS32 J1850
Text: MOTOROLA SEMICONDUCTOR TECHNICAL INFORMATION 68HC08AS32MSE2 Mask Set Errata 2 68HC08AS32 8-Bit Microcontroller Unit INTRODUCTION This mask set errata provides information pertaining to the byte data link controller BDLC applicable to this 68HC08AS32 MCU mask set device:
|
Original
|
PDF
|
68HC08AS32MSE2
68HC08AS32
0H79P
0H79P.
1H79P.
sae j1850
J1850
|
4j74y
Abstract: 8H62A 3J74Y 3H62A 68HC908AS60 68HC908AS60MSE4 motorola two pin 6J61D
Text: MOTOROLA SEMICONDUCTOR TECHNICAL INFORMATION 68HC908AS60MSE4 Mask Set Errata 4 68HC908AS60 8-Bit Microcontroller Unit INTRODUCTION This mask set errata provides information pertaining to the byte data link controller BDLC applicable to these 68HC908AS60 MCU mask set devices:
|
Original
|
PDF
|
68HC908AS60MSE4
68HC908AS60
3J74Y
6J61D
8H62A
5H62A
4H62A
3H62A
1H62A
4j74y
8H62A
3J74Y
3H62A
68HC908AS60MSE4
motorola two pin
6J61D
|
atmel 268
Abstract: DSP-21020 HF01 ADSP-21020 EA20 EA21 EA30 MQFPF256 T7904E TSC21020F
Text: Features • Initialization of the Program Memory by DMA via the User Extension Interface 8-bit or • • • • • • • • • • • • • • 16-bit data format possible or via the Synchronous Serial Input Link 1 (16-bit data format), SRAM and DRAM support
|
Original
|
PDF
|
16-bit
40-bit
32-bit
40MHz
4165C
atmel 268
DSP-21020
HF01
ADSP-21020
EA20
EA21
EA30
MQFPF256
T7904E
TSC21020F
|
uei 310
Abstract: obser T790 TSC21020 256 HF01 ADSP-21020 EA20 EA21 EA30 EA31
Text: Features • Initialization of the Program Memory by DMA via the User Extension Interface 8-bit or • • • • • • • • • • • • • • 16-bit data format possible or via the Synchronous Serial Input Link 1 (16-bit data format), SRAM and DRAM support
|
Original
|
PDF
|
16-bit
40-bit
32-bit
40MHz
uei 310
obser
T790
TSC21020 256
HF01
ADSP-21020
EA20
EA21
EA30
EA31
|
|
sae j1850 datasheet
Abstract: 1H42 68HC05V12 68HC705V12 J1850 0H24M
Text: MOTOROLA SEMICONDUCTOR TECHNICAL INFORMATION 68HC05V12MSE1 Mask Set Errata 1 68HC05V12 8-Bit Microcontroller Unit INTRODUCTION This mask set errata provides information pertaining to the byte data link controller BDLC applicable to the following 68HC705V12 MCU mask set devices:
|
Original
|
PDF
|
68HC05V12MSE1
68HC05V12
68HC705V12
0H42D
1H42D
2H42D
3H42D
0H24M
0H42D.
1H42D.
sae j1850 datasheet
1H42
J1850
0H24M
|
8 bit data link controller
Abstract: sae j1850 68HC 68HC56
Text: Order this document by BR784/D MOTOROLA SEMICONDUCTOR TECHNICAL DATA MC68HC56/57 Technical Summary 8-Bit Data Link Controller Introduction The MC68HC56/57 Data Link Controller Parallel/Serial DLCP/S handles microcontroller unit (MCU) to Society of Automotive Engineers (SAE) J1850 bus interface duties. These integrated
|
OCR Scan
|
PDF
|
BR784/D
MC68HC56/57
MC68HC56/57
J1850
MC68HC56
MC68HC57
8 bit data link controller
sae j1850
68HC
68HC56
|
10-001
Abstract: sae j1850 J1850 MC68HC56FN MC68HC57FN J1850 TRANSIENT PROTECTION sae j1850 vpw
Text: JUN 2 v 'Ml Order this document by BR784/D MOTOROLA SEMICONDUCTOR TECHNICAL DATA M C68HC56/57 Technical Summary 8-Bit Data Link Controller Introduction The MC68HC56/57 Data Link Controller Parallel/Serial DLCP/S handles microcontroller unit (MCU) to Society of Automotive Engineers (SAE) J1850 bus interface duties. These integrated
|
OCR Scan
|
PDF
|
BR784/D
MC68HC56/57
MC68HC56/57
J1850
MC68HC56
MC68HC57
10-001
sae j1850
MC68HC56FN
MC68HC57FN
J1850 TRANSIENT PROTECTION
sae j1850 vpw
|
SAM8
Abstract: internal architecture of cd-rom with working note 003250b KS88C0316 7m142
Text: K S 8 8 C 0 3 16 ELECTRONICS Microcontroller DESCRIPTION The KS88C0316 single-chip 8-bit microcontroller is fabricated using an advanced CMOS process. With two 8-bit timer/counters, two 16-bit timer/counters, UART, 16-bit backup timer, a sophisticated Advanced Data Link
|
OCR Scan
|
PDF
|
KS88C0316
KS88C0316
16-bit
272-byte
16-Kbyte
64-Kbyte
KS88C0316)
SAM8
internal architecture of cd-rom with working note
003250b
7m142
|
Untitled
Abstract: No abstract text available
Text: K S 8 8 C 0 3 16 M icro contro ller ELECTR O NICS DESCRIPTION The KS88C0316 single-chip 8-bit microcontroller is fabricated using an advanced CMOS process. With two 8-bit timer/counters, two 16-bit timer/counters, UART, 16-bit backup timer, a sophisticated Advanced Data Link
|
OCR Scan
|
PDF
|
KS88C0316
16-bit
15-bit
272-byte
0D32S1D
|
Untitled
Abstract: No abstract text available
Text: A P R 1 8 fl* 8005 Advanced Ethernet Data Link Controller March 1991 PRELIMINARY Features • Conforms to IEEE 802,3 Standard Ethernet 10BASES Chsepemet (10BASE2) and Twisted Pair (10BASE-T) ■ Flexible System Bus Interface • 8 or 16 Bit Data Transfers with Byte Swap
|
OCR Scan
|
PDF
|
10BASES)
10BASE2)
10BASE-T)
MD400031/D
|
82590
Abstract: 82592 82380 XT-2410
Text: 82590 ADVANCED CSMA/CD LAN CONTROLLER WITH 8-BIT DATA PATH • Supports Industry Standard LANs — Ethernet and Cheapernet IEEE 802.3 10BASE5 and 10BASE2 — StarLAN (IEEE 802.3 1BASE5) — IBMtm pc Network—Baseband and Broadband ■ Integrates Physical and Data Link
|
OCR Scan
|
PDF
|
10BASE5
10BASE2)
10BROAD36)
82590
82592
82380
XT-2410
|
ng52
Abstract: No abstract text available
Text: MT9075B M IT SL E1 Single Chip Transceiver S E M IC O N D U C T O R P relim inary Inform ation Features ISSUE 1 Combined PCM 30 framer, Line Interface Unit LIU and link controllers in a 6 8 pin PLCC or 100 pin MQFP package Selectable bit rate data link access with
|
OCR Scan
|
PDF
|
MT9075B
ng52
|
Untitled
Abstract: No abstract text available
Text: 8005 Advanced Ethernet Data Link Controller AEDLC June 1991 Features • Conforms to IEEE 802.3 Standard • Ethernet (10BASE-5) Cheapernet ( 10BASE-2) and Twisted Pair (10BASE-T) Flexible System Bus Interface • 8 or 16 Bit Data Transfers with Byte Swap
|
OCR Scan
|
PDF
|
10BASE-5)
10BASE-2)
10BASE-T)
MD400031/E
|
Untitled
Abstract: No abstract text available
Text: 8005 Advanced Ethernet Data Link Controller AEDLC June 1991 Features • Conforms to IEEE 802.3 Standard • Ethernet (10BASE-5) Cheapernet (10BASE-2) and Twisted Pair (10BASE-T) Flexible System Bus Interface • 8 or 16 Bit Data Transfers with Byte Swap
|
OCR Scan
|
PDF
|
10BASE-5)
10BASE-2)
10BASE-T)
MD400031/E
|