Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    7476 MASTER SLAVE Search Results

    7476 MASTER SLAVE Result Highlights (6)

    Part ECAD Model Manufacturer Description Download Buy
    CD4027BKMSR Renesas Electronics Corporation CMOS Dual J-K Master-Slave Flip-Flop Visit Renesas Electronics Corporation
    CD4027BE Texas Instruments CMOS Dual J-K Master-Slave Flip-Flop 16-PDIP -55 to 125 Visit Texas Instruments Buy
    CD4027BF Texas Instruments CMOS Dual J-K Master-Slave Flip-Flop 16-CDIP -55 to 125 Visit Texas Instruments
    CD4027BEE4 Texas Instruments CMOS Dual J-K Master-Slave Flip-Flop 16-PDIP -55 to 125 Visit Texas Instruments Buy
    CD4027BNSR Texas Instruments CMOS Dual J-K Master-Slave Flip-Flop 16-SO -55 to 125 Visit Texas Instruments Buy
    CD4027BF3A Texas Instruments CMOS Dual J-K Master-Slave Flip-Flop 16-CDIP -55 to 125 Visit Texas Instruments Buy

    7476 MASTER SLAVE Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    74573

    Abstract: 74574 7486 XOR GATE 7486 full adder latch 74574 7408, 7404, 7486, 7432 7490 Decade Counter 74373 cmos dual s-r latch 2 bit magnitude comparator using 2 xor gates design a BCD counter using j-k flipflop
    Text: Semiconductor Logic Device Cross-Reference Here is a comprehensive cross-reference of TTL and CMOS chips that are readily available over the counter from such places as Maplin Electronics in the UK . Tables of both TTL and CMOS devices are provided along with tables grouping chips with the same functionality together.


    Original
    PDF

    7476 J-K Flip-Flop

    Abstract: J-K Flip-Flop 7476 7476 J-K Flip-Flop Master-Slave edge master slave J-K Flip-Flop 7476 Flip-Flop 7476
    Text: Revised February 2000 DM7476 Dual Master-Slave J-K Flip-Flops with Clear, Preset, and Complementary Outputs General Description This device contains two independent positive pulse triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop after a complete clock


    Original
    PDF DM7476 ////roarer/root/data13/imaging/BIT. 0804/08032000/FAIR/08022000/DM7476 29-JUL-00) DM7476N DM7476N DM7476CW 7476 J-K Flip-Flop J-K Flip-Flop 7476 7476 J-K Flip-Flop Master-Slave edge master slave J-K Flip-Flop 7476 Flip-Flop 7476

    FZH115B

    Abstract: fzh261 FZK105 FZH131 FZJ111 FZH115 FZH205 Multiplexer IC 74151 FZH265B 74LS104
    Text: Digital I.C.s, 74INTEGRATED CIRCUITS DIGITAL TTL, 74LS & 74HC Series Quad 2-input NAND gate Quad 2-input NAND gate, open collector Quad 2-input NOR gate Quad 2-input NOR gate, open collector Hex inverter Hex inverter, O/C collector Hex inverter, Buffer 30V O/P


    Original
    PDF 74INTEGRATED Line-to-10 150ns 16-DIL 150ns 18-pin 250ns 300ns FZH115B fzh261 FZK105 FZH131 FZJ111 FZH115 FZH205 Multiplexer IC 74151 FZH265B 74LS104

    10125 ecl to ttl

    Abstract: SAA7111 ntsc to rgb CCIR656 DPC71 SAA7110 SAA7151B SAA7183 SAA7187 SAA7199B
    Text: USER MANUAL OMnnnn DPC71 Evaluation Board For Series SAA71xx Video Decoders and Video Encoders Version 1.0 Author s George Ellis Philips Semiconductors DPC71 Evaluation Board User Manual CTT/UM95001v1.0 REVISION HISTORY Version Remarks Revision D First full production release, a modification of the original DPC71 rev.B was made to


    Original
    PDF DPC71 SAA71xx CTT/UM95001v1 SAA7183 SAA7111 SAA7110) signal-128 10125 ecl to ttl ntsc to rgb CCIR656 SAA7110 SAA7151B SAA7187 SAA7199B

    IC 7476

    Abstract: 7476 truth table circuit diagram with IC 7476 7476 IC J-K Flip-Flop 7476 7476 logic diagram 7476 Connection diagram 7476 ttl 7476 J-K Flip-Flop logic ic 7476
    Text: FAIRCHILD TTL/SSI . 9N76/5476, 7476 D UA L JK M A STER /SLA VE F LIP -F LO P W ITH SEPARATE PRESETS, CLEARS A N D CLOCKS DESCRIPTION — The T TL/S SI 9N 76 /54 7 6 , 7476 is a Dual JK Master/Slave flip-flop with separate presets, separate clears and separate clocks.


    OCR Scan
    PDF 9N76/5476, 11N76/7476 400ft IC 7476 7476 truth table circuit diagram with IC 7476 7476 IC J-K Flip-Flop 7476 7476 logic diagram 7476 Connection diagram 7476 ttl 7476 J-K Flip-Flop logic ic 7476

    pin diagram of 7476

    Abstract: 74LS76 PIN CONFIGURATION 7476 7476 PIN DIAGRAM input and output Jk 74ls76 pin out 7476 FUNCTION TABLE 7476 J-K Flip-Flop 7476 pin configuration TTL 7476 7476 logic diagram
    Text: 7476, LS76 Signetics Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION The '76 is a dual J-K flip-flop with individual J, K, Clock, Set and Reset inputs. The 7476 is positive pulse-triggered. JK information is loaded into the master while the Clock is HIGH and


    OCR Scan
    PDF 74LS76 1N916, 1N3064, 500ns 500ns pin diagram of 7476 PIN CONFIGURATION 7476 7476 PIN DIAGRAM input and output Jk 74ls76 pin out 7476 FUNCTION TABLE 7476 J-K Flip-Flop 7476 pin configuration TTL 7476 7476 logic diagram

    7476 truth table

    Abstract: 7476 logic diagram 74LS76P 7476PC 74ls76
    Text: NATIONA L SEMICOND -CLOGIO 02E D | b S O U S E 76 GGbBVSO t, | 3 T-ŸL- 0 7 -0 7 CONNECTION DIAGRAM PINOUT A 54/7476 54H/74H76 54LS/74LS76 DUAL JK FLIP-FLOP With Separate Sets, Clears and Clocks DESCRIPTION — The '76 and 'H76 are dual JK master/slave flip-flops with


    OCR Scan
    PDF 54H/74H76 54LS/74LS76 54/74H 54/74LS CLS76) 7476 truth table 7476 logic diagram 74LS76P 7476PC 74ls76

    pin diagram of 7476

    Abstract: 7476 FUNCTION TABLE 7476 J-K Flip-Flop PIN CONFIGURATION 7476 7476 PIN DIAGRAM 7476 Jk 74ls76 pin out 74LS76 7476 PIN DIAGRAM input and output J-K Flip-Flop 7476
    Text: 7476, LS76 Signetics Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION The '76 is a dual J-K flip-flop with Individual J, K, Clock, Set and Reset inputs. The 7476 is positive pulse-trig­ gered. JK information is loaded into the


    OCR Scan
    PDF 74LS76 1N916, 1N3064, 500ns 500ns pin diagram of 7476 7476 FUNCTION TABLE 7476 J-K Flip-Flop PIN CONFIGURATION 7476 7476 PIN DIAGRAM 7476 Jk 74ls76 pin out 7476 PIN DIAGRAM input and output J-K Flip-Flop 7476

    PIN CONFIGURATION 7476

    Abstract: pin diagram of 7476 7476 PIN DIAGRAM 7476 FUNCTION TABLE pin diagram of ttl 7476 7476 pin configuration LS 7476 7476 PIN DIAGRAM input and output 74LS76 J-K Flip-Flop 7476
    Text: 7476, LS76 Sjgnetics Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION The '76 is a dual J-K flip-flop with individual J, K, Clock, Set and Reset inputs. The 7476 is positive pulse-trig­ gered. JK information is loaded into the


    OCR Scan
    PDF 74LS76 1N916, 1N3064, 500ns 500ns PIN CONFIGURATION 7476 pin diagram of 7476 7476 PIN DIAGRAM 7476 FUNCTION TABLE pin diagram of ttl 7476 7476 pin configuration LS 7476 7476 PIN DIAGRAM input and output J-K Flip-Flop 7476

    TTL 74ls74

    Abstract: 74ls74 CI 7473 TTL 7474 7476 JK ttl 7474 14 PIN Jk 7476 7474 PIN DIAGRAM pin diagram 7474 7474 16 PIN
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL -TTL MASTER/SLAVE EDGE-TRIGGERED D55 9020 D60 9024, 54/74109, 54S/74S109, 54LS/74LS109 5 ui 9 D UJ -=pi (3 J Q 2 — J SD 0 CP Z o (3 4 K Ä Co “LT in > </> O a 3 -0 K Co ° I- 3 a. I- 3 O 4-0 Co ? 15 D61 54/7474, 54H/74H74,


    OCR Scan
    PDF 54S/74S109, 54LS/74LS109 54H/74H74, 54S/74S74, 54LS/74LS74 54H/74H73, 54H/74H73 54H/74H103 54S/74S113 54LS/74LS113 TTL 74ls74 74ls74 CI 7473 TTL 7474 7476 JK ttl 7474 14 PIN Jk 7476 7474 PIN DIAGRAM pin diagram 7474 7474 16 PIN

    jk flip flop 7476

    Abstract: 7476 PIN DIAGRAM 7476 7476 ttl 7476 PIN DIAGRAM input and output TTL 74ls76 pin diagram of 7476 PIN CONFIGURATION 7476 7476 J-K Flip-Flop pin diagram of ttl 7476
    Text: Signetics 7476, LS76 Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION The '76 is a dual J-K flip-flop with individual J, K, Clock, Set and Reset inputs. The 7476 is positive pulse-trig­ gered. JK information is loaded into the


    OCR Scan
    PDF 74LS76 1N916, 1N3064, 500ns jk flip flop 7476 7476 PIN DIAGRAM 7476 7476 ttl 7476 PIN DIAGRAM input and output TTL 74ls76 pin diagram of 7476 PIN CONFIGURATION 7476 7476 J-K Flip-Flop pin diagram of ttl 7476

    74LS76P

    Abstract: 74LS76D IC 7476 pinout logic ic 7476 flip-flop pin diagram and pin diagram of IC 7476 logic ic 7476 pin diagram 7476PC 74H76 74LS76 pinout 74LS76 IC
    Text: 76 CO NNECTIO N DIAGRAM PINOUT A /54/7476 0 / / o / c^ ^S4H/74H76 Gf / ci 7 ^ 54LS/74LS76£ v / 6 / 6 DUAL JK FLIP-FLOP With Separate Sets, Clears and Clocks DESCRIPTION — The ’76 and 'H76 are dual JK m aster/slave flip -flo p s with separate Direct Set, D irect Clear and Clock Pulse inputs fo r each flip-flop.


    OCR Scan
    PDF S4H/74H76 54LS/74LS76£ 54/74H 54/74LS CLS76) 74LS76P 74LS76D IC 7476 pinout logic ic 7476 flip-flop pin diagram and pin diagram of IC 7476 logic ic 7476 pin diagram 7476PC 74H76 74LS76 pinout 74LS76 IC

    74ls76 jk flip-flop logic symbol and truth table

    Abstract: 7476PC 7476 PIN DIAGRAM 7476 truth table 74LS76PC 74LS76 dual flip-flop pin diagram of 7476 74LS76D 74LS76DC Jk 74ls76 pin out
    Text: 76 CONNECTIO N DIAGRAM PINOUT A ^54/7476 OZZô/b> ^54H /74H 76 G f / c t l l/54LS/74LS76 DUAL JK FLIP-FLOP With Separate Sets, Clears and Clocks c p i [T DESCRIPTION — The ’76 and 'H76 are dual JK m aster/slave flip -flo p s with separate Direct Set, D irect Clear and Clock Pulse inputs fo r each flip -flop .


    OCR Scan
    PDF 54H/74H76 l/54LS/74LS76 54/74H 54/74LS CLS76) 74ls76 jk flip-flop logic symbol and truth table 7476PC 7476 PIN DIAGRAM 7476 truth table 74LS76PC 74LS76 dual flip-flop pin diagram of 7476 74LS76D 74LS76DC Jk 74ls76 pin out

    logic ic 7476 pin diagram

    Abstract: and pin diagram of IC 7476 logic ic 7476 flip-flop pin diagram 7476 truth table pin diagram for IC 7476 pin configuration of 74LS76 IC IC 74LS76 logic ic 74LS76 pin diagram 74Ls76 truth table 74LS80
    Text: 54/7476 54H/74H76 54LS/74LS76 DESCRIPTION ORDERING CODE PACKAGES PIN CONF. 2 The 74LS76 is a negative edge triggered flip-flop. The J and K inputs must be stable only one setup time prior to the HIGH-toLOW Clock transition. The Set Sd and Reset (Rd ) are asynchro­


    OCR Scan
    PDF 54H/74H76 54LS/74LS76 74H76 74LS76 54H/74H 54S/74S 54LS/74LS logic ic 7476 pin diagram and pin diagram of IC 7476 logic ic 7476 flip-flop pin diagram 7476 truth table pin diagram for IC 7476 pin configuration of 74LS76 IC IC 74LS76 logic ic 74LS76 pin diagram 74Ls76 truth table 74LS80

    7472 PIN DIAGRAM

    Abstract: 74574 74LS112 74LS74 7473 dual JK 7472 ttl TTL 7472 7472 ci CI 7473 pin diagram of ttl 7476
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL-TTL MASTER/SLAVE ui 3 Q </> “ UI 0 (9 D50 9000 D51 9001 D54 54/7470 13 2 A zz J So 0 g1 o° CP = Q. 1 H H (0 2 O O Q. EDGE-TRIGGERED ¡so J. So O « J. S d 0 —6 CP J . KC Äo Qo -n — J— K Q CD Vcc = Pin 14


    OCR Scan
    PDF 19-olâ 54H/74H71 54H/74H101 54H/74H72 54H/74H102 54H/74H73 54H/74H103 54S/74S113 54LS/74LS113 54H/74H76 7472 PIN DIAGRAM 74574 74LS112 74LS74 7473 dual JK 7472 ttl TTL 7472 7472 ci CI 7473 pin diagram of ttl 7476

    CI 7474

    Abstract: CI 7473 ci 7476 7474 D latch CI 74LS76 CI 74107 TTL 74ls76 fairchild 9024 ci 74LS74 74ls107
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL -TTL MASTER/SLAVE EDGE-TRIGGERED D55 9020 D60 9024, 54/74109, 54S/74S109, 54LS/74LS109 ui 9 D UJ 5 -=pi (3 J Q 2 — J SD 0 CP Z o (3 11 4 K Ä 0 Co “LT in > _6 12 CP 3 -0 14 K Co ° 7 o-i- CP 13 —c K Cd °


    OCR Scan
    PDF 54S/74S109, 54LS/74LS109 54H/74H74, 54S/74S74, 54LS/74LS74 54H/74H73, 54LS/74LS279 93L14 54LS/74LS196 54LS/74LS197 CI 7474 CI 7473 ci 7476 7474 D latch CI 74LS76 CI 74107 TTL 74ls76 fairchild 9024 ci 74LS74 74ls107

    SN5476

    Abstract: SN7476
    Text: CIRCUIT TYPES SN5476, SN7476 DUA L J-K MASTER -SL AV E FLIP-FLOP S WITH PRESET A N D CLEAR J O R N D U A L - IN - L IN E O R W F L A T P A C K A G E S T O P V IE W * logic 1Q IQ GND 2K 2Q 2Q TRUTH TABLE (Each Flip-Flop) tn NO TES: »n+t J K Q Qn 1 1 1 1


    OCR Scan
    PDF SN5476, SN7476 15plj 400i2 SN5476

    STR W 5453 A

    Abstract: STR 5453 STR W 5453 STR W 5453 C Truth Table 74190 Truth Table 74192 74193 truth table truth table 7454 str w c 5453 Truth Table 74193
    Text: TTL/MSI 9393/5493, 7493 4 -B IT BINARY COUNTER D E S C R IP T IO N -T h e T T L /M S I 9393/5 4 9 3 , 7493 is a 4-Bit Binary Counter consisting of four master/ slave flip-flops which are internally interconnected to provide a divide-by-two counter and a divide-by-eight counter. A gated direct reset line is provided which inhibits the count inputs and


    OCR Scan
    PDF 74H00 STR W 5453 A STR 5453 STR W 5453 STR W 5453 C Truth Table 74190 Truth Table 74192 74193 truth table truth table 7454 str w c 5453 Truth Table 74193

    logic ic 7476 pin diagram

    Abstract: and pin diagram of IC 7476 7476n logic ic 7476 flip-flop pin diagram circuit diagram with IC 7476 pin diagram for IC 7476 Features of IC 7476 IC 7476 JK 5476J
    Text: I R C H I L D S E M I C O N D U C T O R TM DM7476 Dual Master-Slave J-K Flip-Flops with Clear, Preset, and Complementary Outputs General Description This device contains tw o independent positive pulse trig ­ gered J-K flip-flops w ith com plem entary outputs. The J and


    OCR Scan
    PDF DM7476 logic ic 7476 pin diagram and pin diagram of IC 7476 7476n logic ic 7476 flip-flop pin diagram circuit diagram with IC 7476 pin diagram for IC 7476 Features of IC 7476 IC 7476 JK 5476J

    logic ic 7476 pin diagram

    Abstract: logic ic 74LS76 pin diagram ic 74109 74LS107 74109 dual JK IC 74196 7476 Connection diagram 74LS109 ic 7474 pin diagram 7474 D latch
    Text: IO PO 10 ro o CO 00 4-Bit D Latch 4-Bit D Latch 4-Bit D Latch 4-Bit D Latch 4-Bit D Latch 4-Bit D Latch - o to Item 4-Bit D Latch 4-Bit D Latch 4-Bit D Latch 4-Bit D Latch 4-Bit RS Latch 4-Bit RS Latch 4-Bit RS Latch 4-Bit RS Latch 5477 54/7475 93L14 9314


    OCR Scan
    PDF 54LS/74LS77 54LS/74LS75 54LS/74LS197 93L14 54LS/74LS196 54LS/74LS279 54H/74H73, 54LS/74LS73 54LS/74LS107 logic ic 7476 pin diagram logic ic 74LS76 pin diagram ic 74109 74LS107 74109 dual JK IC 74196 7476 Connection diagram 74LS109 ic 7474 pin diagram 7474 D latch

    LM319

    Abstract: CFM300
    Text: Philips Semiconductors Evaluation board Author: DPC71 George Ellis, Philips Product Concept and Application Lab, California 2. Note: The "E” Revision of the DPC71 evaluation board no longer supports the SAA7151B and SAA7191B decoders and the associated peripheral ICs A/D converters and clock IC . Instead,


    OCR Scan
    PDF DPC71 DPC71 SAA7151B SAA7191B SAA7111A SAA7124/7125 SAA7111. LM319 CFM300

    circuit diagram with IC 7476

    Abstract: 74LS76A logic diagram of ic 7476 IC 7476 JK
    Text: SN5476, SN54LS76A, SN7476, SN74LS76A DUAL J K FLIP FLOPS WITH PRESET AND CLEAR DECEMBER 1 9 8 3 • Package Options Include Plastic and Ceramic OIPs and Ceramic Flat Packages • Dependable Texas Instruments Quality and Reliability SN 5476. SN 54LS76A . . . J PACKAGE


    OCR Scan
    PDF SN5476, SN54LS76A, SN7476, SN74LS76A 54LS76A 74LS76A circuit diagram with IC 7476 74LS76A logic diagram of ic 7476 IC 7476 JK

    ic 7476 ttl

    Abstract: No abstract text available
    Text: TYPES SN5476, SN54H76, SN54LS76A, SN7476, SN74H76, SN74LS76A DUAL J-K FLIP-FLOPS WITH PRESET AND CLEAR REVISED DECEMBER 1983 '• • S N 5 4 7 6 , S N 5 4 H 7 6 , S N 5 4 L S 7 6 A . . . J O R W P AC K A G E S N 7 4 7 6 , S N 7 4 H 7 6 . . . J O R N P AC K A G E


    OCR Scan
    PDF SN5476, SN54H76, SN54LS76A, SN7476, SN74H76, SN74LS76A ic 7476 ttl

    MH 74141

    Abstract: Tesla katalog MH74S04 MH74188 information applikation MH74S287 mikroelektronik RFT CDB404E ucy 74132 MZH 115
    Text: m o N r ^ e le l- c fe n a n il- c Information Applikation ._ B|B Information Applikation Heft 26: IMPORT-IS Teil 2 i ' . • fbkj veb Halbleiterwerk frankfurt/oder Ü B d batriab im vab ko m binat mfcr m M ftrnnllt DER TECHNIK I Bezirksvorstand Frankfurt/O.


    OCR Scan
    PDF