Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    7473 TTL Search Results

    7473 TTL Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    7473N Rochester Electronics LLC 7473 - Dual JK Flip-Flop with Clear Visit Rochester Electronics LLC Buy
    MM54C901J/883 Rochester Electronics LLC 54C901 - Hex Inverting TTL Buffer Visit Rochester Electronics LLC Buy
    74141PC Rochester Electronics LLC 74141 - Display Driver, TTL, PDIP16 Visit Rochester Electronics LLC Buy
    DM8136N Rochester Electronics LLC DM8136 - Identity Comparator, TTL, PDIP16 Visit Rochester Electronics LLC Buy
    9317CDC Rochester Electronics LLC 9317 - Decoder/Driver, TTL, CDIP16 Visit Rochester Electronics LLC Buy

    7473 TTL Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    IC 7473

    Abstract: pin diagram for IC 7473 circuit diagram for IC 7473 pin DIAGRAM OF IC 7473 IC 74LS73 7473 pin diagram ic 7473 pin diagram Flip-Flop 7473 7473 equivalent pin configuration of IC 7473
    Text: 7473, LS73 Signetics Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION The '73 is a dual flip-flop with individual J, K, Clock and direct Reset inputs. The 7473 is positive pulse-triggered. JK infor­ mation is loaded into the master while


    OCR Scan
    74LS73 1N916, 1N3064, 500ns 500ns IC 7473 pin diagram for IC 7473 circuit diagram for IC 7473 pin DIAGRAM OF IC 7473 IC 74LS73 7473 pin diagram ic 7473 pin diagram Flip-Flop 7473 7473 equivalent pin configuration of IC 7473 PDF

    circuit diagram for IC 7473

    Abstract: ic 7473 jk flipflop pin diagram for IC 7473 IC 7473
    Text: 7473, LS73 Signetics Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION The '73 is a dual flip-flop with individual J, K, Clock and direct Reset inputs. The 7473 is positive pulse-triggered. JK infor­ mation is loaded into the master while


    OCR Scan
    74LS73 1N916, 1N3064, 500ns circuit diagram for IC 7473 ic 7473 jk flipflop pin diagram for IC 7473 IC 7473 PDF

    pin diagram of 7473

    Abstract: ttl 7473 N74LS73 7473 pin diagram 74LS73 ok2t p 7473 n 74LS73 TTL 7473 Flip-Flops 7473
    Text: 7473, LS73 Signetics Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION The '73 is a dual flip-flop with individual J, K, C lock and direct Reset inputs. The 7473 is positive pulse-triggered. JK infor­ mation is loaded into the m aster while


    OCR Scan
    74LS73 1N916, 1N3064, 500ns 500ns pin diagram of 7473 ttl 7473 N74LS73 7473 pin diagram ok2t p 7473 n 74LS73 TTL 7473 Flip-Flops 7473 PDF

    Untitled

    Abstract: No abstract text available
    Text: 7473, LS73 Signetìcs Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION The '73 is a dual flip-flop with individual J, K, Clock and direct Reset inputs. The 7473 is positive pulse-triggered. JK infor­ mation is loaded into the m aster while


    OCR Scan
    74LS73 1N916, 1N3064, 500ns PDF

    ttl 7473

    Abstract: TTL 74107 7473 7473 ttl 9N73 7473 dual JK Flip-Flop 7473 5473 9N107 74107
    Text: FAIRCHILD TTL/SSI • 9N73/5473, 7473 . 9N107/54107, 74107 DUAL JK MASTER/SLAVE FLIP-FLOP WITH SEPARATE CLEARS AND CLOCKS DESCRIPTION — The TTL/SSI 9N73/5473, 7473 and 9N107/54107, 74107 are Dual JK Master/Slave flip-flops with a separate clear and a separate clock for each flip-flop. Inputs to the master section are controlled by the clock pulse. The clock pulse also regulates the state of the


    OCR Scan
    9N73/5473, 9N107/54107, 9N107/54107 9N73/7473; 9N107/74107 400ft ttl 7473 TTL 74107 7473 7473 ttl 9N73 7473 dual JK Flip-Flop 7473 5473 9N107 74107 PDF

    7473 pin diagram

    Abstract: TTL 7473 pin diagram of 7473 74LS73 dual JK 7473 ttl 7473 7473 JK flip flop 74LS73 Flip-Flop 7473 TTL 74ls73
    Text: 7473, LS73 Signetics Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION T h e '73 is a dual flip-flop with individual J, K, Clock and direct R eset inputs. T h e 7 47 3 is positive pulse-triggered. JK infor­ mation is loaded into the m aster while


    OCR Scan
    74LS73 1N916, 1N3064, 500ns 7473 pin diagram TTL 7473 pin diagram of 7473 74LS73 dual JK 7473 ttl 7473 7473 JK flip flop Flip-Flop 7473 TTL 74ls73 PDF

    7473 pin diagram

    Abstract: pin diagram of 7473 74LS73 pin diagram of ttl 7473 7473 dual JK TTL 74ls73 7473
    Text: 7473, LS73 Signetics Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION T h e '7 3 is a dual flip-flop with individual J, K, Clock and direct R eset inputs. The 7 4 7 3 is positive pulse-triggered. JK infor­ mation is loaded into the m aster while


    OCR Scan
    1N916, 1N3064, 500ns 500ns 7473 pin diagram pin diagram of 7473 74LS73 pin diagram of ttl 7473 7473 dual JK TTL 74ls73 7473 PDF

    pin diagram of 7473

    Abstract: pin diagram of ttl 7473 7473 JK flip flop 7473 pin diagram 7473 7473 ttl 74LS73 dual JK ttl 7473 74LS73 fan out 74ls73
    Text: 7473, LS73 Signetics Flip-Flops Dual J-K Flip-Flop Product Specification Logic Products DESCRIPTION The '7 3 is a dual flip-flop with individual J, K, Clock and direct R eset inputs. Th e 7 4 7 3 is positive pulse-triggered. JK infor­ m ation is loaded into the m aster while


    OCR Scan
    74LS73 1N916, 1N3064, 500ns pin diagram of 7473 pin diagram of ttl 7473 7473 JK flip flop 7473 pin diagram 7473 7473 ttl 74LS73 dual JK ttl 7473 fan out 74ls73 PDF

    CI 7473

    Abstract: counter with 7473 7490 Decade Counter 7476 up down counter 7476 counter ci 74192 decade counter 7492 74122 Retriggerable Monostable Multivibrator ci 7476 7490 counter
    Text: BIPOLAR DIGITAL ICs continued :lip-flops T 7472/5472 T 7473/5473 T 7474/5474 T 7476/5476 T 74107/54107 T 74121/54121 T 74122/54122 T 74123/54123 Jther functions T 7441 A/5441 A T 7442/5442 T 7443/5443 T 7444/5444 T 7475/5475 T 7481/5481 T 7483/5483 T 7484/5484


    OCR Scan
    16-bit Divide-by-12 CI 7473 counter with 7473 7490 Decade Counter 7476 up down counter 7476 counter ci 74192 decade counter 7492 74122 Retriggerable Monostable Multivibrator ci 7476 7490 counter PDF

    74573

    Abstract: 74574 7486 XOR GATE 7486 full adder latch 74574 7408, 7404, 7486, 7432 7490 Decade Counter 74373 cmos dual s-r latch 2 bit magnitude comparator using 2 xor gates design a BCD counter using j-k flipflop
    Text: Semiconductor Logic Device Cross-Reference Here is a comprehensive cross-reference of TTL and CMOS chips that are readily available over the counter from such places as Maplin Electronics in the UK . Tables of both TTL and CMOS devices are provided along with tables grouping chips with the same functionality together.


    Original
    PDF

    TTL 74ls74

    Abstract: 74ls74 CI 7473 TTL 7474 7476 JK ttl 7474 14 PIN Jk 7476 7474 PIN DIAGRAM pin diagram 7474 7474 16 PIN
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL -TTL MASTER/SLAVE EDGE-TRIGGERED D55 9020 D60 9024, 54/74109, 54S/74S109, 54LS/74LS109 5 ui 9 D UJ -=pi (3 J Q 2 — J SD 0 CP Z o (3 4 K Ä Co “LT in > </> O a 3 -0 K Co ° I- 3 a. I- 3 O 4-0 Co ? 15 D61 54/7474, 54H/74H74,


    OCR Scan
    54S/74S109, 54LS/74LS109 54H/74H74, 54S/74S74, 54LS/74LS74 54H/74H73, 54H/74H73 54H/74H103 54S/74S113 54LS/74LS113 TTL 74ls74 74ls74 CI 7473 TTL 7474 7476 JK ttl 7474 14 PIN Jk 7476 7474 PIN DIAGRAM pin diagram 7474 7474 16 PIN PDF

    TTL 74ls74

    Abstract: 7474 14 PIN 74ls76 7476 ttl ttl 74ls109 74LS107 74LS73 74ls74 TTL 74ls76 74LS109
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL -TTL M A S T E R /S LA V E E D G E -T R IG G E R E D D55 9020 D60 9024, 54/74109, 54S/74S109, 54LS/74LS109 ui 9 D UJ 5 -=pi J Q (3 CP o K Z 2 — J SD 0 _6 Co (3 “LT in > z o Q J CP I- 3 a. 3 O So J - Ö K 4-0


    OCR Scan
    54S/74S109, 54LS/74LS109 54H/74H74, 54S/74S74, 54LS/74LS74 54H/74H73, 54L15 TTL 74ls74 7474 14 PIN 74ls76 7476 ttl ttl 74ls109 74LS107 74LS73 74ls74 TTL 74ls76 74LS109 PDF

    7476 truth table

    Abstract: 7474 truth table fairchild 9322 se 9315-1 signetics 8281 7474 equivalent 9N73/7473 82S62 signetics 8235 93178
    Text: SELECTOR GUIDE/FUNCTIONAL INDEX MSI MULTIPLEXERS Function Type No. Enable Input Comple­ mentary O u tp ut 9322 93L22 Dual 4 -Input 9309 93L09 93153 X X X X Single 8 -In p u t 9312 93L12 93S12 9313 93151 93152 X X X X X X 93150 X X X X X X X Page No. Data Z


    OCR Scan
    93L22 93L09 93L12 93S12 16-Input Rese406 82S63 82S64 82S90 7476 truth table 7474 truth table fairchild 9322 se 9315-1 signetics 8281 7474 equivalent 9N73/7473 82S62 signetics 8235 93178 PDF

    TTL 74139

    Abstract: 74153 mux MSI 74148 16cudslr CI 74138 sn 74373 8mcomp 7404 7408 7432 7408, 7404, 7486, 7432 Flip-Flop 7471
    Text: PLSLIB-TTL /$ ^ n^ X LIBRARY • TTL MacroFunction Library Diskette. • ADLIB, Altera Design Librarian Diskette. To increase design ease and productivity Altera has created M acroFunctions. These are high level building blocks that allow the user to design at


    OCR Scan
    PDF

    7472 PIN DIAGRAM

    Abstract: 74ls112 pin diagram 74LS112 TTL 74107 74LS74 7473 pin diagram 74h106 7476 CI 7473 Jk 7476
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL-TTL MASTER/SLAVE D59a 54H/74H78 13 A 4 — J. 9— 10 So « Q — 2 J U» CP o 1— CD 0—3 ¿ So Q CP 8_ K Ä Q Co —I I_ Vcc = Pin 14 GND = Pin 7 in Ü Q UJ EDGE-TRIGGERED 9 O (9 D58 54H/74H106 D59b 54H/74H108


    OCR Scan
    54H/74H78 54H/74H106 54S/74S112, 54LS/74LS112 54H/74H108 54S/74S113, 54LS/74LS113 54H/74H73 54H/74H103 54S/74S113 7472 PIN DIAGRAM 74ls112 pin diagram 74LS112 TTL 74107 74LS74 7473 pin diagram 74h106 7476 CI 7473 Jk 7476 PDF

    CI 7474

    Abstract: CI 7473 ci 7476 7474 D latch CI 74LS76 CI 74107 TTL 74ls76 fairchild 9024 ci 74LS74 74ls107
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL -TTL MASTER/SLAVE EDGE-TRIGGERED D55 9020 D60 9024, 54/74109, 54S/74S109, 54LS/74LS109 ui 9 D UJ 5 -=pi (3 J Q 2 — J SD 0 CP Z o (3 11 4 K Ä 0 Co “LT in > _6 12 CP 3 -0 14 K Co ° 7 o-i- CP 13 —c K Cd °


    OCR Scan
    54S/74S109, 54LS/74LS109 54H/74H74, 54S/74S74, 54LS/74LS74 54H/74H73, 54LS/74LS279 93L14 54LS/74LS196 54LS/74LS197 CI 7474 CI 7473 ci 7476 7474 D latch CI 74LS76 CI 74107 TTL 74ls76 fairchild 9024 ci 74LS74 74ls107 PDF

    STR W 5453 A

    Abstract: STR 5453 STR W 5453 STR W 5453 C Truth Table 74190 Truth Table 74192 74193 truth table truth table 7454 str w c 5453 Truth Table 74193
    Text: TTL/MSI 9393/5493, 7493 4 -B IT BINARY COUNTER D E S C R IP T IO N -T h e T T L /M S I 9393/5 4 9 3 , 7493 is a 4-Bit Binary Counter consisting of four master/ slave flip-flops which are internally interconnected to provide a divide-by-two counter and a divide-by-eight counter. A gated direct reset line is provided which inhibits the count inputs and


    OCR Scan
    74H00 STR W 5453 A STR 5453 STR W 5453 STR W 5453 C Truth Table 74190 Truth Table 74192 74193 truth table truth table 7454 str w c 5453 Truth Table 74193 PDF

    FZH115B

    Abstract: fzh261 FZK105 FZH131 FZJ111 FZH115 FZH205 Multiplexer IC 74151 FZH265B 74LS104
    Text: Digital I.C.s, 74INTEGRATED CIRCUITS DIGITAL TTL, 74LS & 74HC Series Quad 2-input NAND gate Quad 2-input NAND gate, open collector Quad 2-input NOR gate Quad 2-input NOR gate, open collector Hex inverter Hex inverter, O/C collector Hex inverter, Buffer 30V O/P


    Original
    74INTEGRATED Line-to-10 150ns 16-DIL 150ns 18-pin 250ns 300ns FZH115B fzh261 FZK105 FZH131 FZJ111 FZH115 FZH205 Multiplexer IC 74151 FZH265B 74LS104 PDF

    LS73A

    Abstract: SN5473 SN54LS73A SN74 SN7473 SN74LS73A SNS473
    Text: SN5473, SN54LS73A, SN7473, SN74LS73A DUAL J K FLIP-FLOPS WITH CLEAR DECEMBER 1983 - • Package Options Include Plastic "Small Outline" Packages, Flat Packages, and Plastic and Ceramic DIPs • Dependable Texas Instruments Quality and Reliability REVISED MARCH 1988


    OCR Scan
    SN5473, SN54LS73A, SN7473. SN74LS73A LS73A SN5473 SN54LS73A SN74 SN7473 SNS473 PDF

    MC5473F

    Abstract: MC7473F MC7473 7400F MC5473 MC747
    Text: \ □U A L J-K FLIP-FLOP M TTL MC5400F/7400F series M C5473F* M C7473F* T h is negative-edge-clocked dua l J -K flip -flo p operates o n the m aster­ 14 — C LO C K 1 -< K 3— R ESE T *n Q — 13 2 -7— Q —9 K 10 — S —8 J slave principle. T h e device is q u ite useful fo r sim p le registers a n d c o u n t ­


    OCR Scan
    MC5473F* MC7473F* MC5400F/7400F MC5473F, MC7473F MC5473F MC7473F MC7473 7400F MC5473 MC747 PDF

    J-K Flip flops

    Abstract: "J-K Flip flops"
    Text: SN5473, SN54LS73A, SN7473, SN74LS73A DUAL J-K FLIP-FLOPS WITH CLEAR DECEMBER 1983 - REVISED MARCH 1988 Package Options Include Plastic "Sm all O utline" Packages. Flat Packages, and Plastic and Ceramic DIPs • Dependable Texas Instruments Quality and Reliability


    OCR Scan
    SN5473, SN54LS73A, SN7473, SN74LS73A J-K Flip flops "J-K Flip flops" PDF

    54l73

    Abstract: IC TTL 7473 SN54L73 IC 7473
    Text: TYPES SN5473, SN54H73, SN54L73, SN54LS73A, SN7473, SN74H73, SN74LS73A DUAL J-K FLIP-FLOPS WITH CLEAR REVISED DECEMBER 1983 Package Options Include Plastic and C eram ic DIPs S N 5 4 L 7 3 . , . J P AC KA G E S N 7 4 7 3 , S N 7 4 H 7 3 . . . J OR N P AC K A G E


    OCR Scan
    SN5473, SN54H73, SN54L73, SN54LS73A, SN7473, SN74H73, SN74LS73A 22E-Q12 54l73 IC TTL 7473 SN54L73 IC 7473 PDF

    IC 7408

    Abstract: IC 7812 REGULATOR IC 7812 IC TTL 7400 NEC d446c d446c data sheet IC 7408 ic 74151 IC 74153 REGULATOR IC 7912
    Text: 1 of 8 Home Up Hewlett-Packard Part Number to Industry Standard HP Part Number DESCRIPTION Equivalent Part Number 1810-0076 SIP Resistor Network, 1K8 x 8 no industry number 1810-0307 RESISTOR ARRAY 316-101 100 ohms AB 1816-1104 1K ROM HP1350 Char. Gen. no industry number


    Original
    HP1350 82S126 1818-0373B MK34127N D446C-2 NEC/AMNE592 IC 7408 IC 7812 REGULATOR IC 7812 IC TTL 7400 NEC d446c d446c data sheet IC 7408 ic 74151 IC 74153 REGULATOR IC 7912 PDF

    7404 dip

    Abstract: 7493 4 bit binary counter 4 nand dip 16 74122 Retriggerable Monostable Multivibrator Noise immunity of 7408 7476 counter CI 7405 Noise immunity of 7486 decade counter 7492 7492 binary counter
    Text: BIPOLAR DIGITAL ICs continued TYPE T T L - T 7 4 , T 54 series" z o 1Q. C TJ a. 5 B O- OC O I=3 O z < ÜJ ID < u < Q- C/3 LU O Gates T 7400/5400 Quad 2-input N A N D 10 40 10 D IP H,P T 7401/5401 Quad 2-input open-collector N A N D 10 40 10 D IP H,P T 7402/5402


    OCR Scan
    P4/5484 16-bit Divide-by-12 7404 dip 7493 4 bit binary counter 4 nand dip 16 74122 Retriggerable Monostable Multivibrator Noise immunity of 7408 7476 counter CI 7405 Noise immunity of 7486 decade counter 7492 7492 binary counter PDF