Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    2X ARM CORTEX A9 CORES Search Results

    2X ARM CORTEX A9 CORES Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    TMPM3HMFYAFG Toshiba Electronic Devices & Storage Corporation Arm Cortex-M3 Core Based Microcontroller/32bit/P-LQFP80-1212-0.50-003 Visit Toshiba Electronic Devices & Storage Corporation
    TMPM3HPFYADFG Toshiba Electronic Devices & Storage Corporation Arm Cortex-M3 Core Based Microcontroller/32bit/P-LQFP128-1420-0.50-001 Visit Toshiba Electronic Devices & Storage Corporation
    TMPM3HLFYAUG Toshiba Electronic Devices & Storage Corporation Arm Cortex-M3 Core Based Microcontroller/32bit/P-LQFP64-1010-0.50-003 Visit Toshiba Electronic Devices & Storage Corporation
    TMPM3HNFZAFG Toshiba Electronic Devices & Storage Corporation Arm Cortex-M3 Core Based Microcontroller/32bit/P-LQFP100-1414-0.50-002 Visit Toshiba Electronic Devices & Storage Corporation
    TMPM3HLFZAUG Toshiba Electronic Devices & Storage Corporation Arm Cortex-M3 Core Based Microcontroller/32bit/P-LQFP64-1010-0.50-003 Visit Toshiba Electronic Devices & Storage Corporation

    2X ARM CORTEX A9 CORES Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Untitled

    Abstract: No abstract text available
    Text: SPEAr1310 Dual-core Cortex A9 embedded MPU for communications Data brief Features • CPU subsystem: – 2x ARM Cortex A9 cores, up to 600 MHz – Supporting both symmetric SMP and asymmetric (AMP) multiprocessing – 32+32 KB L1 Instructions/Data cache per


    Original
    PDF SPEAr1310 64-bit DDR2-800/DDR3-1066 16/32y

    Untitled

    Abstract: No abstract text available
    Text: SPEAr1310 Dual-core Cortex A9 embedded MPU for communications Data brief Features • CPU subsystem: – 2x ARM Cortex A9 cores, up to 600 MHz – Supporting both symmetric SMP and asymmetric (AMP) multiprocessing – 32+32 KB L1 Instructions/Data cache per


    Original
    PDF SPEAr1310 64-bit DDR2-800/DDR3-1066 16/32y

    cortex a9 specification

    Abstract: Cortex A9 instruction set Dual-core ARM Cortex-A9 CPU spear1310 led matrix 16X32 china cortex a9 arm cortex a9 ARM v7 cortex a9 block diagram led matrix 16X32 axi compliant ddr3 controller
    Text: SPEAr1310 Dual-core Cortex A9 embedded MPU for communications Data brief Features • CPU subsystem: – 2x ARM Cortex A9 cores, up to 600 MHz – Supporting both symmetric SMP and asymmetric (AMP) multiprocessing – 32+32 KB L1 Instructions/Data cache per


    Original
    PDF SPEAr1310 64-bit DDR2-800/DDR3-1066 cortex a9 specification Cortex A9 instruction set Dual-core ARM Cortex-A9 CPU spear1310 led matrix 16X32 china cortex a9 arm cortex a9 ARM v7 cortex a9 block diagram led matrix 16X32 axi compliant ddr3 controller

    Untitled

    Abstract: No abstract text available
    Text: SPEAr1340 Dual-core Cortex A9 HMI embedded MPU Datasheet − preliminary data Features • CPU subsystem: – 2x ARM Cortex A9 cores, up to 600 MHz – 32+32 KB L1 caches per core, with parity check – Shared 512 KB L2 cache – Accelerator coherence port ACP


    Original
    PDF SPEAr1340 DDR3-1066, DDR2-1066 533MHz) 16-/32-bit,

    H.264 encoder cortex a8

    Abstract: arm cortex a9 cortex-a9 CMOS Sensor 1080p H.264 60 android mobile MOTHERBOARD CIRCUIT diagram 667 transistor ecb CHINA TV uoc ARm cortexA9 GPIO android mobile circuit diagram "ARM Cortex A9"
    Text: SPEAr1340 Dual-core Cortex A9 HMI embedded MPU Datasheet − preliminary data Features • CPU subsystem: – 2x ARM Cortex A9 cores, up to 600 MHz – 32+32 KB L1 caches per core, with parity check – Shared 512 KB L2 cache – Accelerator coherence port ACP


    Original
    PDF SPEAr1340 DDR3-1066, DDR2-1066 533MHz) 16-/32-bit, H.264 encoder cortex a8 arm cortex a9 cortex-a9 CMOS Sensor 1080p H.264 60 android mobile MOTHERBOARD CIRCUIT diagram 667 transistor ecb CHINA TV uoc ARm cortexA9 GPIO android mobile circuit diagram "ARM Cortex A9"

    arm cortex a9

    Abstract: H.264 encoder cortex a8 "ARM Cortex A9" cmos digital camera module MMC 4.2 "NOR Flash controller" H.264 codec PD46 Dual-core ARM Cortex-A9 CPU cortex-a9
    Text: SPEAr1340 Dual-core Cortex A9 HMI embedded MPU Datasheet − production data Features • CPU subsystem: – 2x ARM Cortex A9 cores, up to 600 MHz – 32+32 KB L1 caches per core, with parity check – Shared 512 KB L2 cache – Accelerator coherence port ACP


    Original
    PDF SPEAr1340 DDR3-1066, DDR2-1066 533MHz) 16-/32-bit, arm cortex a9 H.264 encoder cortex a8 "ARM Cortex A9" cmos digital camera module MMC 4.2 "NOR Flash controller" H.264 codec PD46 Dual-core ARM Cortex-A9 CPU cortex-a9

    arm cortex a9

    Abstract: RMII PHY H.264 codec rgb led 16X32 encoder h.264 CMOS Sensor 1080p H.264 60 Tablets DIAGRAM SPEAR13 how to flash an android media "ARM Cortex A9"
    Text: SPEAr1340 Dual-core Cortex A9 HMI embedded MPU Datasheet − preliminary data Features • CPU subsystem: – 2x ARM Cortex A9 cores, up to 600 MHz – 32+32 KB L1 caches per core, with parity check – Shared 512 KB L2 cache – Accelerator coherence port ACP


    Original
    PDF SPEAr1340 DDR3-1066, DDR2-800) 16-/32-bit, arm cortex a9 RMII PHY H.264 codec rgb led 16X32 encoder h.264 CMOS Sensor 1080p H.264 60 Tablets DIAGRAM SPEAR13 how to flash an android media "ARM Cortex A9"

    AR6003

    Abstract: SoC ARM cortex 64bit Hardware Manual
    Text: TM August 2013 TM 2 • Learn about the Freescale i.MX 6 series of application processors’ key features, capabilities, uses and market segment targets • Learn about the Development Ecosystem available for the i.MX 6 Series family of processors • Understand the power and performance advantages of the


    Original
    PDF ARM11 150MJuly AR6003 SoC ARM cortex 64bit Hardware Manual

    88PM812

    Abstract: No abstract text available
    Text: Marvell PXA986 WCDMA HSPA+ R7 Communication Platform Solution Dual-Cortex A9, High-Performance, Low-Power, Low-Cost PRODUCT OVERVIEW The Marvell PXA986 platform is an advanced, highly integrated WCDMA HSPA+ Release 7 solution that provides high-performance on multimedia to enable global smartphone and tablet designs. The platform combines dual ARM®


    Original
    PDF PXA986 Platform-003 88PM812

    88PM812

    Abstract: PXA988
    Text: Marvell PXA988 Ultimate TD-SCDMA R8 Communication Platform Solution Dual-Cortex A9, High-Performance, Low-Power, Low-Cost PRODUCT OVERVIEW The Marvell PXA988 platform is a highly integrated ultimate TD-SCDMA communication platform solution that provides high multimedia performance to enable TD-SCDMA smartphone and tablet designs. The platform combines


    Original
    PDF PXA988 Platform-003 88PM812

    Untitled

    Abstract: No abstract text available
    Text: Marvell PXA986 WCDMA HSPA+ R7 Communication Platform Solution Dual-Cortex A9, High-Performance, Low-Power, Low-Cost PRODUCT OVERVIEW The Marvell PXA986 platform is an advanced, highly integrated WCDMA HSPA+ Release 7 solution that provides high-performance on multimedia to enable global smartphone and tablet designs. The platform combines dual ARM®


    Original
    PDF PXA986 Platform-003

    88PM812

    Abstract: No abstract text available
    Text: Marvell PXA988 Ultimate TD-SCDMA R8 Communication Platform Solution Dual-Cortex A9, High-Performance, Low-Power, Low-Cost PRODUCT OVERVIEW The Marvell PXA988 platform is a highly integrated ultimate TD-SCDMA communication platform solution that provides high multimedia performance to enable TD-SCDMA smartphone and tablet designs. The platform combines


    Original
    PDF PXA988 Platform-003 88PM812

    MLB150

    Abstract: Nexus S camera
    Text: TM September 2013 • Motivation • System architecture • Application • Summary TM 2 • Natural surround view helps drivers to capture all hazards at a glace in slow driving situations like parking or turning • Holistic 360° object detection for every driving situation like


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: AXEL ULTRA ULTRA LINE FREESCALE i.MX6 Solo - Dual - Quad core CPU MODULE Unmatched performances thanks to Solo-to-Quad ARM Cortex A9 MPCore @ 1.2 GHz All memories you need on-board Boot from NOR for safe applications Enabling massive computing applications thanks to wide range


    Original
    PDF 3x140pins DBR0114R1

    LS1020A

    Abstract: FRDM-KL05Z MSD 7816
    Text: Freescale Embedded Solutions Based on ARM Technology Kinetis MCUs i.MX applications processors QorIQ communications processors Vybrid controller solutions freescale.com/ARM Without intelligence, it doesn’t matter how well connected you are. Bringing intelligence to the Internet of Things


    Original
    PDF ARM11, ARM926EJS, LS1020A FRDM-KL05Z MSD 7816

    zynq axi ethernet software example

    Abstract: XC7Z020 AMBA AXI dma controller designer user guide ZYNQ-7000 Xilinx Z-7020 DDR3L lpddr2 axi compliant ddr3 controller XC7Z100 XC7Z010 xc7z030
    Text: Zynq-7000 All Programmable SoC Overview DS190 v1.3 March 15, 2013 Preliminary Product Specification Zynq-7000 All Programmable SoC First Generation Architecture The Zynq -7000 family is based on the Xilinx All Programmable SoC architecture. These products integrate a feature-rich dual-core


    Original
    PDF Zynq-7000 DS190 ZynqTM-7000 zynq axi ethernet software example XC7Z020 AMBA AXI dma controller designer user guide Xilinx Z-7020 DDR3L lpddr2 axi compliant ddr3 controller XC7Z100 XC7Z010 xc7z030

    ZYNQ-7000

    Abstract: xc7z020 zynq axi ethernet software example AMBA AXI dma controller designer user guide axi interface ddr3 memory controller ARm cortexA9 GPIO Z-7045 FFG676 xc7z030 LPDDR2 1Gb Memory xilinx DDR3 controller user interface
    Text: Zynq-7000 All Programmable SoC Overview DS190 v1.2 August 21, 2012 Advance Product Specification Zynq-7000 All Programmable SoC First Generation Architecture The Zynq -7000 family is based on the Xilinx All Programmable SoC architecture. These products integrate a feature-rich dual-core


    Original
    PDF Zynq-7000 DS190 ZynqTM-7000 xc7z020 zynq axi ethernet software example AMBA AXI dma controller designer user guide axi interface ddr3 memory controller ARm cortexA9 GPIO Z-7045 FFG676 xc7z030 LPDDR2 1Gb Memory xilinx DDR3 controller user interface

    UG585

    Abstract: CLG225 ZYNQ-7000 zynq7000
    Text: Zynq-7000 All Programmable SoC Overview DS190 v1.5 September 3, 2013 Preliminary Product Specification Zynq-7000 All Programmable SoC First Generation Architecture The Zynq -7000 family is based on the Xilinx All Programmable SoC architecture. These products integrate a feature-rich dual-core


    Original
    PDF Zynq-7000 DS190 UG585 CLG225 zynq7000

    Untitled

    Abstract: No abstract text available
    Text: Zynq-7000 All Programmable SoC Overview DS190 v1.6 December 2, 2013 Preliminary Product Specification Zynq-7000 All Programmable SoC First Generation Architecture The Zynq -7000 family is based on the Xilinx All Programmable SoC architecture. These products integrate a feature-rich dual-core


    Original
    PDF Zynq-7000 DS190

    Z-7020

    Abstract: No abstract text available
    Text: Zynq-7000 All Programmable SoC Overview DS190 v1.4 August 6, 2013 Preliminary Product Specification Zynq-7000 All Programmable SoC First Generation Architecture The Zynq -7000 family is based on the Xilinx All Programmable SoC architecture. These products integrate a feature-rich dual-core


    Original
    PDF Zynq-7000 DS190 Z-7020

    Untitled

    Abstract: No abstract text available
    Text: Defense-grade Zynq-7000Q All Programmable SoC Overview DS196 v1.0 November 22, 2013 Preliminary Product Specification Defense-grade Zynq-7000Q All Programmable SoC First Generation Architecture The Defense-grade Zynq -7000Q family is based on the Xilinx All Programmable SoC architecture. These products integrate a


    Original
    PDF Zynq-7000Q DS196 Zynq-7000Q -7000Q

    Untitled

    Abstract: No abstract text available
    Text: Defense-grade Zynq-7000Q All Programmable SoC Overview DS196 v1.1 June 18, 2014 Preliminary Product Specification Defense-grade Zynq-7000Q All Programmable SoC First Generation Architecture The Defense-grade Zynq -7000Q family is based on the Xilinx All Programmable SoC architecture. These products integrate a


    Original
    PDF Zynq-7000Q DS196 Zynq-7000Q -7000Q

    88W8897

    Abstract: 88DE3214 Marvell armada 1500 hdmi h.265 HDMI H265 88DE3214-01
    Text: Marvell ARMADA 1500 PRO 4K Ultra High-definition Media Processor System-on-chip with Quad-core CPU smart tv PRODUCT OVERVIEW The Marvell ARMADA® 1500 PRO 4K 88DE3214 ultra high-definition secure media processor is a system-on-chip (SoC) delivering multi-core CPU/GPU performance, industry leading Ultra HD video, and robust security to PayTV set-top box (STB), and over-thetop (OTT) box markets. The ARM-based ARMADA 1500 PRO 4K features an enhanced Qdeo® Video Processor capable of 2160p60


    Original
    PDF 88DE3214) 2160p60 10bit 88DE3214-01 88W8897 88DE3214 Marvell armada 1500 hdmi h.265 HDMI H265 88DE3214-01

    spirometer circuit diagram

    Abstract: MC56F800x fetal doppler MRFE6VP6300 MPX2301 circuit diagram of nebulizer S08JS
    Text: M e d i c a l For additional information about Freescale medical solutions, please visit freescale.com/medical Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits


    Original
    PDF ARM11, ARM926EJS, MDAPPUSGDRM118 spirometer circuit diagram MC56F800x fetal doppler MRFE6VP6300 MPX2301 circuit diagram of nebulizer S08JS