DVB-S2
Abstract: No abstract text available
Text: AVC / H.264 and MPEG-2 HDTV / SDTV Integrated Receiver Decoder HVD6100 AVC / H.264 & MPEG-2 4:2:2 /4:2:0 IRD AVC / H.264 and MPEG-2 HDTV / SDTV Integrated Receiver Decoder IRD HVD6100 Multi-format IRD for AVC/H.264 and MPEG-2 4:2:2/4:2:0 HDTV/SDTV contribution and distribution with DVB-S2 demodulator
|
Original
|
HVD6100
HVD6100
32APSK
16QAM,
HVE9100S
29-D/D12-04-03
DVB-S2
|
PDF
|
lm628
Abstract: AN706 lm629 stt 128 AN-706 C1995 LM12 LM18293 dac0800 DC motor
Text: National Semiconductor Application Note 706 October 1993 Table of Contents 4 4 Initialization 1 0 INTRODUCTION 1 1 Application Note Objectives 1 2 Brief Description of LM628 629 2 0 DEVICE DESCRIPTION 2 1 Hardware Architecture 2 2 Motor Position Decoder 2 3 Trajectory Profile Generator
|
Original
|
LM628
20-3A
AN706
lm629
stt 128
AN-706
C1995
LM12
LM18293
dac0800 DC motor
|
PDF
|
lm629
Abstract: AN-706 C1995 LM12 LM18293 LM628 lm629 control dc motor code lm6268
Text: National Semiconductor Application Note 706 October 1993 Table of Contents 4 4 Initialization 1 0 INTRODUCTION 1 1 Application Note Objectives 1 2 Brief Description of LM628 629 2 0 DEVICE DESCRIPTION 2 1 Hardware Architecture 2 2 Motor Position Decoder 2 3 Trajectory Profile Generator
|
Original
|
LM628
20-3A
lm629
AN-706
C1995
LM12
LM18293
lm629 control dc motor code
lm6268
|
PDF
|
ip00c
Abstract: No abstract text available
Text: IP00C811 IP00C811 Specifications INPUT 2 PORTS • 30-bit RGB/YUV 4:4:4 @ 166 MHz • 20-bit/10 bit YUV 4:2:2 @ 166 MHz EMBEDDED ANALOG FRONT-END • Video decoder for NTSC/PAL/SECAM • Supports Composite (CVBS) and S-Video inputs • 10-bit ADC • Adaptive Comb filter for Y/C separation
|
Original
|
IP00C811
IP00C811
30-bit
20-bit/10
10-bit
RGB/30-bit
4/20-bit
900-pin
ip00c
|
PDF
|
16APSK
Abstract: DVB-S2 demodulator DVB-S2 Tuner demodulator HVD6100 demodulator dvb-s2 vcm HVE9100 DVB-S2 demodulator VCM NTT HVE9100 DVB-S2 32APSK
Text: HVD6100_フライヤー 英語版(W210 x H280mm)表 2009.3.24 AVC / H.264 and MPEG-2 HDTV / SDTV Integrated Receiver Decoder HVD6100 AVC / H.264 & MPEG-2 4:2:2 /4:2:0 IRD AVC / H.264 and MPEG-2 HDTV / SDTV Integrated Receiver Decoder IRD HVD6100
|
Original
|
HVD6100_
H280mm
HVD6100
16APSK
32APSK
HVE9100
DVB-S2 demodulator
DVB-S2 Tuner demodulator
HVD6100
demodulator dvb-s2 vcm
DVB-S2 demodulator VCM
NTT HVE9100
DVB-S2
32APSK
|
PDF
|
AN9717
Abstract: ycbcr ycbcr to ycbcr 601 1334 ITU-R BT.601 "YCbCr to RGB" 22u smd BT.601 098B HMP8115
Text: Harris Semiconductor No. AN9717 Harris Multimedia March 1997 YCbCr to RGB Considerations Author: Keith Jack Introduction Converting 4:2:2 to 4:4:4 YCbCr Many video ICs now generate 4:2:2 YCbCr video data. The YCbCr color space was developed as part of ITU-R BT.601
|
Original
|
AN9717
1-800-4-HARRIS
AN9717
ycbcr
ycbcr to ycbcr
601 1334
ITU-R BT.601
"YCbCr to RGB"
22u smd
BT.601
098B
HMP8115
|
PDF
|
74LS247
Abstract: IC 74LS247 74ls248 74ls247 pin configuration SN74LS248 74ls249 54LS249
Text: M M O T O R O L A D E S C R I P T I O N - T h e S N 5 4 L S / 7 4 L S 2 4 7 thru S N 5 4 L S / 7 4 L S 2 4 9 are BCD-to-Seven-Segm ent Decoder/D rivers. The L S 2 4 7 and L 3 2 4 8 are functionally and electrically identical to the L S 4 7 and L S 4 8 w ith the sam e pinout configuration. The L S 2 4 9 is a
|
OCR Scan
|
16-pin
14-pin
74LS247
IC 74LS247
74ls248
74ls247 pin configuration
SN74LS248
74ls249
54LS249
|
PDF
|
Untitled
Abstract: No abstract text available
Text: June 1989 Semiconductor 5 4 4 2 A /D M 5 4 4 2 A /D M 7 4 4 2 A BCD to Decim al D eco ders Features • Diode clamped inputs ■ Also for application as 4-line-to-16-line decoders; 3-lineto-8-line decoders ■ All outputs are high for invalid input conditions
|
OCR Scan
|
442A/DM5442A/DM7442A
4-line-to-16-line
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54ALS29806, SN54ALS29809 SN74ALS29806, SN74ALS29809 COMPARATOR AND 2- TO 4-BIT DECODER D 2 9 3 4 , MARCH 1986 ALS29806 is a 6-Bit Identity Comparator Controlling a 2- to 4-Bit Decoder SN 54A LS29806 . . . JT PAC S N 7 4 A L S 2 9 8 0 6 . . DW OR NT TOP VIEW
|
OCR Scan
|
SN54ALS29806,
SN54ALS29809
SN74ALS29806,
SN74ALS29809
ALS29806
LS29806
ALS29809
|
PDF
|
74HC239
Abstract: C-239 SN74HC239
Text: SN54HC239, SN74HC239 DUAL 2-LINE TO 4 LINE DECODERS/DEMULTIPLEXERS D 2 8 0 4 . MARCH 1 9 8 4 -R E V IS E D SEPTEMBER 1987 • • S N 5 4 H C 2 3 9 . . . J P AC KAG E S N 7 4 H C 2 3 9 . . . D W OR N P A C K A G E TO P V IE W ! IG C 1 U 1A C 2 Incorporates 2 Enable Inputs to Simplify
|
OCR Scan
|
SN54HC239,
SN74HC239
300-m
SN54H
74HC239
C-239
|
PDF
|
CQ32
Abstract: 5442ADMQB 5442AFMQB DM5442AJ DM5442AW DM7442AN J16A N16E W16A cq325
Text: June 1989 Semi co n d u t o r 5 4 4 2 A /D M 5 4 4 2 A /D M 7 4 4 2 A BCD to Decim al D ecoders Features • Diode clamped inputs ■ Also for application as 4-line-to-16-line decoders; 3-lineto-8-line decoders ■ All outputs are high for invalid input conditions
|
OCR Scan
|
442A/DM5442A/DM7442A
4-line-to-16-line
CQ32
5442ADMQB
5442AFMQB
DM5442AJ
DM5442AW
DM7442AN
J16A
N16E
W16A
cq325
|
PDF
|
Untitled
Abstract: No abstract text available
Text: June 1989 5 4 4 2 A /D M 5 4 4 2 A /D M 7 4 4 2 A BCD to Decim al D ecoders General Description Features These BCD-to-decimal decoders consist of eight inverters and ten, four-input NAND gates. The inverters are connect ed in pairs to make BCD input data available for decoding
|
OCR Scan
|
442A/DM5442A/DM7442A
4-line-to-16-line
|
PDF
|
5442ADMQB
Abstract: 5442AFMQB DM5442AJ DM5442AW DM7442AN J16A N16E W16A
Text: June 1989 5 4 4 2 A /D M 5 4 4 2 A /D M 7 4 4 2 A BCD to Decim al D ecoders Features • D iode clam ped inputs ■ A lso fo r application as 4-line-to-16-line decoders; 3-lineto-8-line decoders ■ All outputs are high fo r invalid input conditions ■ Typical p ow er dissipation 140 mW
|
OCR Scan
|
442A/DM5442A/DM7442A
4-line-to-16-line
5442ADMQB
5442AFMQB
DM5442AJ
DM5442AW
DM7442AN
J16A
N16E
W16A
|
PDF
|
SN74L542
Abstract: LS42 SN5442A SN54LS42 SN7442A SN74LS42 J42A
Text: SN5442A, SN54LS42, SN7442A, SN74LS42 4-LINE BCD TO 10-LINE DECIMAL DECODERS SDLS109 MARCH Î9 7 4 —REVISED MARCH 193B All Outputs Are High for Invalid Input Conditions S N 5 4 4 2 A . S N 5 4 L S 4 2 . . , J OR W P A C K A G E SN 7442A . NPACKAGE S N 7 4 L S 4 2 . . . D O R N P AC K A G E
|
OCR Scan
|
SN5442A,
SN54LS42,
SN7442A,
SN74LS42
SDLS109
4-Une-to-16-Line
SN5442A.
SN54LS42
SN7442A
SN74LS42
SN74L542
LS42
SN5442A
SN54LS42
SN7442A
J42A
|
PDF
|
|
74LS247N
Abstract: 74ls249n IC 74LS247 74ls247 pin configuration bcd to seven segment circuit diagram 74LS247 74LS248 DM54LS47 pin diagram of 74LS247 DM74LS248
Text: National Semiconductor DM54LS247/DM74LS247, DM54LS248/DM74LS248, DM54LS249/DM74LS249 BCD-to-Seven Segment Decoders/Drivers General Description Features The D M 5 4 L S 2 4 7 /D M 7 4 L S 2 4 7 a nd D M 5 4 L S 2 4 8 / D M 74LS 248 are e le c tric a lly and fu n ctio na lly id e n tica l to
|
OCR Scan
|
DM54LS247/DM74LS247,
DM54LS248/DM74LS248,
DM54LS249/
DM74LS249
DM54LS247/DM74LS247
DM54LS248/
DM74LS248
DM54LS47/DM74LS47
DM54LS48/DM74LS48,
DM54LS249/DM74LS249
74LS247N
74ls249n
IC 74LS247
74ls247 pin configuration
bcd to seven segment circuit diagram
74LS247
74LS248
DM54LS47
pin diagram of 74LS247
|
PDF
|
SN54HC42
Abstract: SN74HC42 TT 46 N 16 LOF
Text: SN54HC42, SN74HC42 4 -LINE TO 10-LINE DECODERS 1-of-10 D 2 6 8 4 , D E C E M B E R 1 9 8 2 - R E V IS E D J U N E 1 9 8 9 • Full Decoding of Input Logic • All Outputs are High for Invalid BCD Conditions S N 5 4 H C 4 2 . . . J PACKAGE S N 7 4 H C 4 2 . . . D 1 OR N PACKAGE
|
OCR Scan
|
SN54HC42,
SN74HC42
10-LINE
D2684,
1982-REVISED
300-mil
SN54HC
SN74HC42
l-of-10)
SN54HC42
TT 46 N 16 LOF
|
PDF
|
74ALS29809
Abstract: LQ-520 74als29 AM29806 AM29809 SN74ALS29806 ALS29809 D2934 sn74als29809
Text: SN54ALS29806, SN54ALS29809 SN74ALS29806, SN74ALS29809 COMPARATOR AND 2 TO 4 BIT DECODER D 2 9 3 4 , M AR CH 1986 'A L S 2 9 8 0 6 is a 6 -B it Id e n tity C o m p a ra to r C ontrolling a 2 - to 4 -B it D ecod er S N 5 4 A L S 2 9 8 0 6 . . . J T P AC KA G E
|
OCR Scan
|
SN54ALS29806,
SN54ALS29809
SN74ALS29806,
SN74ALS29809
D2934,
ALS29806
ALS29809
AM29806
74ALS29809
LQ-520
74als29
AM29809
SN74ALS29806
D2934
|
PDF
|
ic 74155
Abstract: applications of 74155 IC TTL 74155 74155 PIN DIAGRAM
Text: SN54155, SN54156, SN54LS155A. SN54LS156, SN74155, SN74156, SN74LS155A. SN74LS156 DUAL 2 UNE TO 4-LINE DECODERS/DEMULTIPLEXERS _ MARCH 1974 - REVISED MARCH 1988 Applications: Dual 2-to 4-Line Decoder Dual 1-to 4-Line Demultiplexer
|
OCR Scan
|
SN54155,
SN54156,
SN54LS155A.
SN54LS156,
SN74155,
SN74156,
SN74LS155A.
SN74LS156
LS155A)
LS156)
ic 74155
applications of 74155
IC TTL 74155
74155 PIN DIAGRAM
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54HC42, SN74HC42 4 LINE TO 10-LIME DECODERS 1-oMO D 2 6 8 4 , D E C E M B E R 1 9 8 2 - R E V IS E D J U N E 1 9 8 9 S N 5 4 H C 4 2 . . . J P AC KA G E S N 7 4 H C 4 2 . . D * OR N P AC KA G E Full Decoding of Input Logic • All Outputs are High for Invalid BCD
|
OCR Scan
|
SN54HC42,
SN74HC42
10-LIME
300-mil
|
PDF
|
lS427
Abstract: sk341 LS42 SN5442A SN54LS42 SN7442A SN7444A SN74LS42 sn7444 4-LINE TO 10-LINE DECODERS with clock
Text: TYPES SN5442A THRU SN5444A, SN54L42 THRU SN54L44, SN54LS42, SN7442A THRU SN7444A, SN74LS42 4-LINE TO 10-LINE DECODERS 1 -O F-10 M ARCH 1974 - REVISED APRIL 19 8 5 '4 2 A , L 4 2 , L S 4 2 . . . B C D -T O -D E C IM A L '4 3 A , 'L 4 3 . . . E X C E S S -3 -T 0 -D E C IM A L
|
OCR Scan
|
SN5442A
SN5444A,
SN54L42
SN54L44,
SN54LS42,
SN7442A
SN7444A,
SN74LS42
10-LINE
-OF-10)
lS427
sk341
LS42
SN54LS42
SN7444A
sn7444
4-LINE TO 10-LINE DECODERS with clock
|
PDF
|
RCA-CD22101
Abstract: No abstract text available
Text: CMOS 4 x 4 x 2 Crosspoint Switches With Control Memory The RCA-CD22101 and CD22102 crosspoint switches consist of 4 x 4 x 2 arrays of crosspoints transmission gates , 4-line to 16-line decoders, and 16 latch circuits. Any one of the sixteen crosspoint pairs can be seiected
|
OCR Scan
|
CD22102
RCA-CD22101
16-line
CD22101,
92CS-5I660
92CS-3I659
CD22101H.
CD22102H.
|
PDF
|
54HC154
Abstract: SN74HC154
Text: SN54HC154, SN74HC154 4-LINE TO 16 LINE DECODERS/DEMULTIPLEXERS 0 2 6 8 4 . DECEMBER 1 9 8 2 -R E V IS E D SEPTEMBER 1987 Decodes 4 Binary-Coded Inputs into One of 16 Mutually Exclusive Outputs S N 5 4 H C 1 5 4 . . . J T PACKAGE S N 7 4 H C 1 5 4 . . D W OR N T PACKAGE
|
OCR Scan
|
SN54HC154,
SN74HC154
300-mil
SN74H
54HC154
|
PDF
|
y12t
Abstract: No abstract text available
Text: PANASONIC IND L/ELEK -CIO 75 6 9 3 2 8 5 2 PANASONIC 1^32052 00070SS fl IN D L t EL EC T R O N I C , , . , ,? 2 C 07055 LS TTL DN74LSj>U—X _ D N 7 4 L S 1 5 4 / D N D T-66-21-55 dn74LS154/dn74LS1 54S 7 4 L S 1 5 4 S 4-line to 16-line Decoders/Demultiplexers
|
OCR Scan
|
00070SS
T-66-21-55
DN74LSj
dn74LS154/dn74LS1
16-line
154/S
24-DIP
SO-24D
y12t
|
PDF
|
TMS44C256
Abstract: No abstract text available
Text: TMS44C256, TMS44C257 262,144-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORIES JUNE 1 9 8 6 - • 2 6 2 ,1 4 4 X 4 Organization • Single 5-V Supply 10% Tolerance (TO P V IEW ) L 1 ^ 2 0 3 V SS 19 ] D Q 4 DQ2C 2 18 ] D Q 3 w [ 3 d q i Performance Ranges: TM S 4 4 C 2 5 _-1 0
|
OCR Scan
|
TMS44C256,
TMS44C257
144-WORD
TMS44C256
|
PDF
|